### **Charge-based MOS Transistor Modeling** # **Charge-based MOS Transistor Modeling** The EKV model for low-power and RF IC design **Christian C. Enz Eric A. Vittoz** Copyright © 2006 John Wiley & Sons Ltd, The Atrium, Southern Gate, Chichester, West Sussex PO19 8SO, England Telephone (+44) 1243 779777 Email (for orders and customer service enquiries): cs-books@wiley.co.uk Visit our Home Page on www.wiley.com All Rights Reserved. No part of this publication may be reproduced, stored in a retrieval system or transmitted in any form or by any means, electronic, mechanical, photocopying, recording, scanning or otherwise, except under the terms of the Copyright, Designs and Patents Act 1988 or under the terms of a licence issued by the Copyright Licensing Agency Ltd, 90 Tottenham Court Road, London W1T 4LP, UK, without the permission in writing of the Publisher. Requests to the Publisher should be addressed to the Permissions Department, John Wiley & Sons Ltd, The Atrium, Southern Gate, Chichester, West Sussex PO19 8SQ, England, or emailed to permreq@wiley.co.uk, or faxed to (+44) 1243 770620. Designations used by companies to distinguish their products are often claimed as trademarks. All brand names and product names used in this book are trade names, service marks, trademarks or registered trademarks of their respective owners. The Publisher is not associated with any product or vendor mentioned in this book. This publication is designed to provide accurate and authoritative information in regard to the subject matter covered. It is sold on the understanding that the Publisher is not engaged in rendering professional services. If professional advice or other expert assistance is required, the services of a competent professional should be sought. #### Other Wiley Editorial Offices John Wiley & Sons Inc., 111 River Street, Hoboken, NJ 07030, USA Jossey-Bass, 989 Market Street, San Francisco, CA 94103-1741, USA Wiley-VCH Verlag GmbH, Boschstr. 12, D-69469 Weinheim, Germany John Wiley & Sons Australia Ltd, 42 McDougall Street, Milton, Queensland 4064, Australia John Wiley & Sons (Asia) Pte Ltd, 2 Clementi Loop #02-01, Jin Xing Distripark, Singapore 129809 John Wiley & Sons Canada Ltd, 22 Worcester Road, Etobicoke, Ontario, Canada M9W 1L1 Wiley also publishes its books in a variety of electronic formats. Some content that appears in print may not be available in electronic books. #### Library of Congress Cataloging-in-Publication Data Enz, Christian. Charge-based MOS transistor modelling: the EKV model for low-power and RF IC design / Christian Enz and Eric Vittoz. p. cm. Includes bibliographical references and index. ISBN-13: 978-0-470-85541-6 (alk. paper) ISBN-10: 0-470-85541-X (alk. paper) Metal oxide semiconductors—Mathematical models. Metal oxide semiconductor field-effect transistors—Mathematical models. Vittoz, Eric A., 1938— II. Title. TK7871.99.M44E59 2006 621.3815'284-dc22 2006041744 A catalogue record for this book is available from the British Library ISBN 13 978-0-470-85541-6 ISBN 10 0-470-85541-X Typeset in 10/12pt Times by TechBooks, New Delhi, India Printed and bound in Great Britain by Antony Rowe Ltd, Chippenham, Wiltshire This book is printed on acid-free paper responsibly manufactured from sustainable forestry in which at least two trees are planted for each one used for paper production. ### To our families Dominique, Adrien, Mathilde and Simon and Monique, Nathalie and Didier ## **Contents** | Fo | rewo | rd | | xiii | |----|---------|---------|-------------------------------------------------------------------|------| | Pr | eface | | | XV | | Li | st of S | Symbol | ls | xvii | | 1 | Intr | oductio | on | 1 | | | 1.1 | The Ir | mportance of Device Modeling for IC Design | 1 | | | 1.2 | A Sho | ort History of the EKV MOS Transistor Model | 2 5 | | | 1.3 | The B | ook Structure | 5 | | Pa | ırt I | The B | asic Long-Channel Intrinsic Charge-Based Model | 7 | | 2 | Defi | nitions | | 9 | | | 2.1 | The N | I-channel Transistor Structure | 9 | | | 2.2 | Defini | ition of Charges, Current, Potential, and Electric Fields | 10 | | | 2.3 | Transi | istor Symbol and P-channel Transistor | 11 | | 3 | The | Basic | Charge Model | 13 | | | 3.1 | | on's Equation and Gradual Channel Approximation | 13 | | | 3.2 | Surfac | ce Potential as a Function of Gate Voltage | 17 | | | 3.3 | Gate ( | Capacitance | 18 | | | | _ | e Sheet Approximation | 20 | | | 3.5 | | ty of Mobile Inverted Charge | 21 | | | | 3.5.1 | Mobile Charge as a Function of Gate Voltage and Surface Potential | 21 | | | | 3.5.2 | Mobile Charge as a Function of Channel Voltage and | | | | | | Surface Potential | 23 | | | 3.6 | _ | e-Potential Linearization | 23 | | | | | Linearization of $Q_i(\Psi_s)$ | 23 | | | | | Linearized Bulk Depletion Charge $Q_b$ | 26 | | | | | Strong Inversion Approximation | 27 | | | | | Evaluation of the Slope Factor | 29 | | | | 3.6.5 | Compact Model Parameters | 32 | #### viii CONTENTS | 4 | Stat | ic Drai | in Current | 33 | |---|------|---------|--------------------------------------------------------|-----| | | 4.1 | Drain | Current Expression | 33 | | | 4.2 | Forwa | ard and Reverse Current Components | 35 | | | | | s of Operation | 36 | | | 4.4 | Mode | l of Drain Current Based on Charge Linearization | 37 | | | | 4.4.1 | Expression Valid for All Levels of Inversion | 37 | | | | | Compact Model Parameters | 39 | | | | | Inversion Coefficient | 40 | | | | 4.4.4 | Approximation of the Drain Current in Strong Inversion | 41 | | | | | Approximation of the Drain Current in Weak Inversion | 43 | | | | | Alternative Continuous Models | 45 | | | 4.5 | Funda | amental Property: Validity and Application | 46 | | | | | Generalization of Drain Current Expression | 46 | | | | | Domain of Validity | 46 | | | | | Causes of Degradation | 48 | | | | | Concept of Pseudo-Resistor | 49 | | | 4.6 | | nel Length Modulation | 50 | | | | | Effective Channel Length | 50 | | | | | Weak Inversion | 52 | | | | 4.6.3 | Strong Inversion | 52 | | | | | Geometrical Effects | 53 | | 5 | The | Small | -Signal Model | 55 | | | 5.1 | The S | tatic Small-Signal Model | 55 | | | | 5.1.1 | Transconductances | 55 | | | | 5.1.2 | Residual Output Conductance in Saturation | 60 | | | | 5.1.3 | Equivalent Circuit | 61 | | | | 5.1.4 | The Normalized Transconductance to Drain Current Ratio | 62 | | | 5.2 | A Gei | neral NQS Small-Signal Model | 65 | | | 5.3 | The Q | OS Dynamic Small-Signal Model | 72 | | | | 5.3.1 | Intrinsic Capacitances | 72 | | | | 5.3.2 | Transcapacitances | 74 | | | | | Complete QS Circuit | 75 | | | | 5.3.4 | Domains of Validity of the Different Models | 77 | | 6 | The | Noise | Model | 81 | | | 6.1 | Noise | Calculation Methods | 81 | | | | 6.1.1 | General Expression | 81 | | | | 6.1.2 | Long-Channel Simplification | 86 | | | 6.2 | Low-l | Frequency Channel Thermal Noise | 87 | | | | 6.2.1 | Drain Current Thermal Noise PSD | 87 | | | | 6.2.2 | Thermal Noise Excess Factor Definitions | 89 | | | | 6.2.3 | Circuit Examples | 91 | | | 6.3 | Flicke | er Noise | 96 | | | | 6.3.1 | Carrier Number Fluctuations (Mc Worther Model) | 96 | | | | 6.3.2 | Mobility Fluctuations (Hooge Model) | 101 | | | | 6.3.3 | Additional Contributions Due to the Source and | | | | | | Drain Access Resistances | 103 | | | | | | | | | | | | CONTENTS | ix | |----|-------|---------|-----------------------------------------------------|----------|------------| | | | 6.3.4 | Total 1/f Noise at the Drain | | 104 | | | | 6.3.5 | · · | | 105 | | | 6.4 | Apper | ndices | | 106 | | | | Apper | ndix: The Nyquist and Bode Theorems | | 106 | | | | Apper | ndix: General Noise Expression | | 108 | | 7 | | - | re Effects and Matching | | 111 | | | | Introd | | | 111 | | | 7.2 | | erature Effects | | 112 | | | | 7.2.1 | <b>,</b> | | 112 | | | | | Variation of the Voltage–Charge Characteristics | | 116 | | | | | Variation of the Voltage–Current Characteristics | | 118 | | | 7.0 | | Variation of the Current–Charge Characteristics | | 120 | | | 7.3 | | Ing<br>Introduction | | 120 | | | | | Deterministic Mismatch | | 120<br>121 | | | | | Random Mismatch | | 121 | | | | 7.5.5 | Kandoni Mismatch | | 123 | | Pa | rt II | The I | Extended Charge-Based Model | | 131 | | 8 | Non | ideal E | ffects Related to the Vertical Dimension | | 133 | | | | Introd | | | 133 | | | 8.2 | | ity Reduction Due to the Vertical Field | | 133 | | | 8.3 | | niform Vertical Doping | | 138 | | | | | Introduction and General Case | | 138 | | | | | Constant Gradient Doping Profile | | 139 | | | | | Step Profile Effect on the Basic Model | | 141<br>147 | | | 8.4 | | licon Depletion | | 147 | | | 0.4 | - | Definition of the Effect | | 148 | | | | | Effect on the Mobile Inverted Charge | | 149 | | | | 8.4.3 | e e | | 150 | | | | | Voltage Slope Factor $n_v$ | | 152 | | | | 8.4.5 | | | 153 | | | | 8.4.6 | - 1 | | 154 | | | | | Strong Inversion Approximation | | 155 | | | 8.5 | | Gap Widening | | 156 | | | | 8.5.1 | Introduction | | 156 | | | | 8.5.2 | Extension of the General Charge-Voltage Expression | | 158 | | | | 8.5.3 | Extension of the General Current-Voltage Expression | | 160 | | | 8.6 | Gate I | Leakage Current | | 161 | | 9 | | | nnel Effects | | 167 | | | 9.1 | | ty Saturation | | 167 | | | | | Velocity-Field Models | | 169 | | | | | Effect of VS on the Drain Current | | 171 | | | | 9.1.3 | Effect of VS on the Transconductances | | 181 | | v | CON | | Ŀ | |----|-------|---------------|---| | X. | CALIN | 1 - 1 - 1 - 1 | | | | 9.2 | Channel | Length Modulation | 186 | |-----|--------|------------|---------------------------------------------------------|-----| | | | | luced Barrier Lowering | 189 | | | | | ntroduction | 189 | | | | 9.3.2 E | valuation of the Surface Potential | 189 | | | | 9.3.3 E | ffect on the Drain Current | 194 | | | | 9.3.4 E | ffect on Small-Signal Parameters in Weak Inversion | 196 | | | 9.4 | Short-Ch | annel Thermal Noise Model | 197 | | | | 9.4.1 T | hermal Noise Drain Conductance | 198 | | | | 9.4.2 E | ffect of VS and Carrier Heating on Thermal Noise | 205 | | | | 9.4.3 E | ffects of Vertical Field Mobility Reduction and Channel | | | | | L | ength Modulation | 209 | | | | 9.4.4 S | ummary | 211 | | 10 | The | e Extrinsi | c Model | 213 | | | 10. | 1 Extrin | sic Part of the Device | 213 | | | 10. | 2 Access | s Resistances | 215 | | | | 10.2.1 | Source and Drain Resistances | 215 | | | | 10.2.2 | The Gate Resistance | 217 | | | 10. | 3 Overla | p Regions | 220 | | | | | Overlap Capacitances | 220 | | | | | Overlap Gate Leakage Current | 223 | | | 10. | | e and Drain Junctions | 223 | | | | | Source and Drain Diodes Large-Signal Model | 223 | | | | | Source and Drain Junction Capacitances | 224 | | | | | Source and Drain Junction Conductances | 226 | | | 10. | 5 Extrin | sic Noise Sources | 226 | | Paı | rt III | The Hi | gh-Frequency Model | 229 | | 11 | Equ | uivalent ( | Circuit at RF | 231 | | | 11. | 1 RF MO | OS Transistor Structure and Layout | 231 | | | 11. | 2 What | Changes at RF? | 231 | | | 11. | 3 Transi | stor Figures of Merit | 232 | | | | 11.3.1 | Transit Frequency | 232 | | | | | Maximum Frequency of Oscillation $f_{\text{max}}$ | 236 | | | | | Minimum Noise Figure | 238 | | | | | Moderate and Weak Inversion for RF Circuits | 239 | | | 11. | 4 Equiva | llent Circuit at RF | 240 | | | | 11.4.1 | • | 240 | | | | 11.4.2 | 1 6 | | | | | | Networks | 242 | | | | 11.4.3 | Practical Implementation Issues | 247 | | 12 | | | ignal Model at RF | 249 | | | 12. | | quivalent Small-Signal Circuit at RF | 249 | | | 12. | | meters Analysis | 251 | | | 12. | 5 The La | arge-Signal Model at RF | 257 | | | | | CONTE | NTS | хi | |-----|--------|----------|--------------------------------------------------------------|------------|-----| | 13 | The I | Noise Mo | odel at RF | | 261 | | | 13.1 | The HF | Noise Parameters | | 261 | | | | 13.1.1 | The Noisy Two-Port | | 261 | | | | 13.1.2 | The Correlation Admittance | | 263 | | | | 13.1.3 | The Noise Factor | | 265 | | | | 13.1.4 | Minimum Noise Factor | | 266 | | | 13.2 | The Hig | gh-Frequency Thermal Noise Model | | 267 | | | | 13.2.1 | Generalized High-Frequency Noise Model | | 268 | | | | 13.2.2 | The Two-Transistor Approach at High Frequency | | 269 | | | | 13.2.3 | Generic PSDs Derivation | | 272 | | | | 13.2.4 | First-Order Approximation | | 273 | | | | 13.2.5 | Higher Order Effects | | 279 | | | 13.3 | HF Noi | se Parameters of a Common-Source Amplifier | | 282 | | | | 13.3.1 | Simple Equivalent Circuit Including Induced Gate Noise and | d | | | | | | Drain Noise | | 282 | | | | 13.3.2 | Equivalent Circuit Including Induced Gate Noise, Drain Noise | <b>:</b> , | | | | | | Gate and Substrate Resistances Noise | | 288 | | Ref | erence | es | | | 291 | | Ind | ex | | | | 299 | ### **Foreword** Modern electronic technology is largely based on MOS integrated circuits containing both analog and digital parts. In designing such circuits with high performance, a correct MOS transistor model is a must. The designer needs a model he or she can rely on, which correctly describes the numerous physical phenomena in MOS transistors, allowing the performance of a circuit composed of such devices to be predicted with accuracy during circuit simulation. In addition, for preliminary "hand" analysis and design, it is desirable to have a simple model that makes evident the inter-relations between the various parameters, and allows the designer to correctly identify the trade-offs involved. The EKV approach to MOS transistor modeling combines both of these attributes. The EKV model is the result of a large body of work by Drs C. C. Enz, F. Krummenacher, and E. A. Vittoz, and several of their students and colleagues. The work has its origins in the pioneering work at CEH (now CSEM), on micropower devices and circuits for watches in the late sixties. This has given the EKV model development a unique aspect: it originated with highly competent circuit designers, notably analog ones, and was developed by them, or at least with constant feedback from them, every step of the way. Thus, it not only describes the physics of the MOS transistor, but takes into account carefully what circuit designers need. The result is a model that is accurate and predictive, correctly treats the MOSFET as a four-terminal, nominally symmetric device, has smooth behavior without discontinuities in all regions of operation, and correctly predicts small-signal parameters. In addition, the basic part of the model consists of a simple set of equations that are intuitively appealing, which makes it possible for the circuit designer to have a feel for the model and its parameters, rather than treating the model simply as a black box in which no designer dares to tread. This helps make circuit design a systematic process, and less a cut-and-try approach. Drs. Enz and Vittoz, well-known for their contributions to MOS devices and circuits, have done a great job putting together a streamlined presentation of the EKV model. The book covers every aspect of the model, from DC large-signal I-V equations, to charge modeling, nonquasi-static effects, small-signal modeling, noise, small-channel effects, and matching. I have followed the work of the authors and their colleagues for many years with appreciation, and I am delighted to see their results presented in this unified manner. This book will help spread the understanding and use of the EKV model, as the latter certainly deserves. ### **Preface** The aggressive downscaling of CMOS technologies that has been going on for more than 25 years has led to an increase in the number of transistors per chip and hence extend the functionality while at the same time dramatically pushing the speed performance. Although these tremendous speed improvements have been mainly driven by the requirements of VLSI digital chips, they have also been exploited for analog and RF circuits. Today, ultra deepsubmicron (UDSM) technologies have caught up and even surpassed the transit frequencies achieved by bipolar transistors. This has clearly opened the door to full CMOS highly integrated solutions for wireless applications. Of course, in addition to high transit frequency, good noise performance and low-power consumption are required as well. Since the noise figure also decreases as the transit frequency is increased, it has also clearly taken advantage of the downscaling of the transistor length. At the same time, the supply voltage has had to be decreased progressively in order to limit high electric fields within the device and hence avoid the related high-field effects. The threshold voltage could unfortunately not be scaled in the same proportion without strongly increasing the drain leakage current, which is now seriously affecting the static power consumption of digital chips. This has resulted in a decrease of the overdrive voltage which in turn has moved the operating points of analog transistors more and more from strong inversion to moderate inversion and even into weak inversion. From this perspective, it is important to have a model that accurately predicts the behavior of the MOS transistor in all regions of operation, from weak to strong inversion, through moderate inversion, in a consistent way. This was the primary motivation for developing what today is known as the EKV model. The purpose of this book is to assemble and explain in a coherent manner all the know-how and all the publications related to the particular MOS transistor modeling approach embodied by the EKV model. This model borrows from the work of a long line of researchers, starting in the early times of semiconductor physics. It has its roots in the search of early designers of very low-power and low-voltage integrated circuits for a description of the transistor behavior fulfilling their specific needs. This book focuses on this particular line of research, with no intention to present all alternative ways of modeling the transistor. Being written by analog circuit designers, it is clearly design-oriented with the purpose of describing the transistor as the basic component of integrated circuits, rather than the result of a sequence of physical processing steps. It gives to emphasis highlighting the properties of the device that can be used by designers to build new robust circuits, or to understand existing circuits and assess their robustness. The book is organized in three hierarchically structured parts. It firstly describes #### xvi PREFACE the basic behavior of the generic MOS transistor, then focuses on additional effects essentially due to scaling down the device dimensions, and finally discusses the transistors to be used in RF circuits. Based on the charge in the channel, the EKV model describes in a continuous manner the static, dynamic and noise characteristics of the transistor down to very low current levels. The basic model requires a very limited set of parameters, all of them directly related to basic independent physical parameters. Intended for analog designers, it conserves the intrinsic source-drain symmetry of the transistor by using the substrate as the voltage reference and by introducing the concept of forward and reverse components of the drain current. This symmetrical approach makes it easier to understand the various modes of static operation of the device, and to describe them by a single uncomplicated equation. The charge-based approach lends itself naturally to a coherent description of the dynamic and noise behavior of the transistor. The authors want to acknowledge the numerous persons who contributed directly and indirectly to this book. We are grateful to Dr François Krummenacher for his invaluable contribution to the EKV model and for his many inputs and suggestions that greatly helped us to write this book. We have benefited from the many discussions we had with Jean-Michel Sallese and Ananda Roy who helped us to clarify many fine points along the process of writing this book. We also would like to acknowledge the contribution of all the other members of the EKV development team, who each brought their own contribution to the EKV model: Matthias Bucher, Christophe Lallement, Alain-Serge Porret, Wladek Grabinski. Our gratitude also goes to Henri Oguey and Stephan Cserveny who pioneered the work for a continuous model and paved the way for the current EKV model. Finally, we would like to give special thanks to our families – Dominique, Adrien, Mathilde and Simon Enz, and Monique, Nathalie and Didier Vittoz – for their support and understanding during this seemingly endless task. CHRISTIAN C. ENZ, ERIC A. VITTOZ St-Aubin-Sauges, Switzerland Cernier, Switzerland # **List of Symbols** Table 0.1 Symbols and their definitions | Symbol | Description | Reference | |--------------------|---------------------------------------------------------|-----------| | | Physical parameters | | | q | Electron charge | (2.1) | | k | Boltzmann's constant | (2.1) | | T | Absolute temperature in degree Kelvin | (2.1) | | $T_{\rm n}$ | Noise temperature in degree Kelvin | (9.141) | | $T_{ m L}$ | Lattice temperature in degree Kelvin | (9.143) | | $T_{\rm C}$ | Carrier temperature in degree Kelvin | (9.142) | | $\epsilon_0$ | Permittivity of free space | | | $\epsilon_{ m si}$ | Permittivity of silicon | 3.1 | | $\epsilon_{ m ox}$ | Permittivity of SiO <sub>2</sub> | 3.2 | | $n_{\rm i}$ | Intrinsic carrier concentration | 3.1 | | $\mu$ | Mobility of current carriers | (4.1) | | $\mu_0$ | Low-field surface mobility | (8.1) | | $\mu_z$ | Mobility including the effect of the vertical field | (8.1) | | $\mu_{ ext{eff}}$ | Effective mobility including the effects | (9.2) | | | of the vertical and longitudinal fields | | | | Process parameters | | | $n_{\rm p}$ | Electron concentration (in P-type Si) | (3.1) | | $p_{\rm p}$ | Hole concentration (in P-type Si) | (3.1) | | $N_{ m b}$ | Doping concentration of the substrate | 3.1 | | $N_{ m g}$ | Doping concentration of the polysilicon gate | 8.4 | | $N_{ m diff}$ | Doping concentration of the source and drain diffusions | 4.6.1 | | $\Gamma_{ m b}$ | Substrate modulation factor | (3.30) | | $\Gamma_{ m g}$ | Depletion factor in the polysilicon gate | (8.54) | | $v_{ m drift}$ | Drift velocity | 9.1 | | $v_{ m sat}$ | Saturated drift velocity | 9.1 | #### xviii LIST OF SYMBOLS #### continued from previous page | Symbol | Description | Reference | |--------------------|----------------------------------------------------------------------|-----------------| | | Geometry | | | W | Channel width | Figure 2.1 | | L | Channel length | Figure 2.1 | | $L_{ m SD}$ | Distance between the source and drain metallurgical junctions | Figure 4.12 | | $L_{ m eff}$ | Effective channel length | Figure 9.26 | | $L_{ m ov}$ | Gate overlap length | Figure 10.10 | | $L_{ m f}$ | Length of a single finger | Figure 11.1 | | $W_{ m f}$ | Width of a single finger | Figure 11.1 | | $\Delta L_{ m S}$ | Channel length reduction at the source | Figure 4.12 | | $arDelta L_{ m D}$ | Channel length reduction at the drain | Figure 4.12 | | $t_{\rm ox}$ | Oxide thickness | Figure 2.1 | | X | Distance from source along the channel | Figure 2.1 | | y | Distance across the channel | Figure 2.1 | | Z | Distance in direction perpendicular to the surface into the bulk | Figure 2.1 | | | Voltages and potentials | | | $U_{T}$ | Thermodynamic voltage | (2.1) | | $\Psi$ | Electrostatic potential | 2.2 | | $\Psi_{ m s}$ | Surface potential $[\Psi_s \triangleq \Psi(z=0)]$ | 2.2 | | $\Psi_{ m sS}$ | Surface potential at the source | | | $\Psi_{ m sD}$ | Surface potential at the drain | | | $\Psi_{ m P}$ | Pinch-off surface potential | (3.37) | | $\Psi_0$ | Approximation of $\Psi_s$ in strong inversion at equilibrium $(V=0)$ | (3.56) | | $\Phi_{ m ms}$ | Difference between the work functions of the gate and the substrate | 2.2 | | $\Phi_{ ext{F}}$ | Fermi potential of silicon substrate | 3.1 | | $\Phi_{ ext{Fn}}$ | Quasi-Fermi potential of electrons | 3.1 | | $\Phi_{ m B}$ | Potential barrier of source and drain junctions at equilibrium | (4.55) | | $V_{ m FB}$ | Flat-band voltage | (3.22) | | $V_{\mathrm{TB}}$ | Threshold function | (3.33) | | $V_{ m T0}$ | Equilibrium threshold voltage | (3.58) | | V | Channel voltage | Figure 2.1 | | $V_{\mathrm{G}}$ | DC gate-to-bulk voltage | Figure 2.1 | | $V_{\rm S}$ | DC source-to-bulk voltage | Figure 2.1 | | $V_{ m D}$ | DC drain-to-source voltage | Figure 2.1 | | $\Delta V_{ m G}$ | Incremental gate-to-bulk voltage | 5.1.1 | | $\Delta V_{ m S}$ | Incremental source-to-bulk voltage | 5.1.1 | | $\Delta V_{ m D}$ | Incremental drain-to-bulk voltage | 5.1.1 | | $V_{ m P}$ | Pinch-off voltage | (3.46) | | $V_{ m sh}$ | Channel voltage shift | (3.44), (8.100) | | $V_{ m DS~sat}$ | Drain-to-source saturation voltage | (4.12) | | $V_{\mathrm{M}}$ | Channel-length modulation voltage (Early voltage) | (5.22) | | $V_{ m G0}$ | Extrapolated band gap voltage | Figure 7.1 | | Symbol | Description | Reference | |---------------------|-------------------------------------------------------------------------------------------|----------------| | | Electric fields | | | $E_{\mathrm{c}}$ | Critical longitudinal electric field | (9.1) | | $E_{\rm ox}$ | Electric field in the oxide | Figure 2.2 | | $E_x$ | Electric field along the longitudinal direction | 3.1 | | $E_y$ | Electric field along the lateral direction | 3.1 | | $E_z$ | Electric field along the vertical direction | 3.1 | | $E_{zs}$ | Electric field along the vertical direction at the surface $[E_{zs} \triangleq E_z(z=0)]$ | 3.1 | | | Currents | | | $I_{ m D}$ | Static drain current flowing into the drain terminal | Figure 2.1 | | $I_{\mathrm{S}}$ | Static source current flowing into the source terminal | 5.3 | | $I_{\mathrm{B}}$ | Static bulk current flowing into the bulk terminal | | | $I_{ m G}$ | Static gate current flowing into the gate terminal | (8.107) | | $I_{\mathrm{spec}}$ | Specific current | (4.14) | | $I_{ m F}$ | Static forward current | (4.9) | | $I_{\mathrm{R}}$ | Static reverse current | (4.9) | | $I_{ m D0}$ | Off drain current | (4.38) | | $\Delta I_{ m D}$ | Incremental drain current | 5.1.1 | | $\Delta I_{ m S}$ | Incremental source current | | | $\Delta I_{ m G}$ | Incremental gate current | | | $\Delta I_{ m B}$ | Incremental bulk current | | | | Charges | | | $Q_{\mathrm{i}}$ | Inversion mobile charge density | Figure 2.2 | | $Q_{\mathrm{iS}}$ | Inversion mobile charge density at the source | Figure 2.2 | | $Q_{ m iD}$ | Inversion mobile charge density at the drain | Figure 2.2 | | $Q_{\mathrm{b}}$ | Depletion charge density | Figure 2.2 | | $Q_{\mathrm{g}}$ | Gate charge density | Figure 2.2 | | $Q_{ m fc}$ | Fixed charge density | Figure 2.2 | | $Q_{ m spec}$ | Specific charge density | (3.42) | | $Q_{ m si}$ | Semiconductor total charge density | 2.2 | | $Q_{\mathrm{I}}$ | Total channel charge | (6.16), (6.19) | | | Resistances, conductances, and transconductances | | | $R_{\mathrm{S}}$ | Source series resistance | Figure 10.1 | | $R_{ m D}$ | Drain series resistance | Figure 10.1 | | $R_{\mathrm{G}}$ | Gate series resistance | Figure 10.1 | | $R_{ m B}$ | Bulk series resistance | Figure 10.1 | | $R_{\rm sde}$ | Source and drain extension resistance | Figure 10.2(b) | #### xx LIST OF SYMBOLS #### continued from previous page | Symbol | Description | Reference | |--------------------|-------------------------------------------|----------------| | $R_{\rm con}$ | Source and drain contact resistance | Figure 10.2(b) | | $R_{\rm sal}$ | Source and drain salicide resistance | Figure 10.2(b) | | $R_{\rm via}$ | Source and drain via resistance | Figure 10.2(b) | | $R_{ m DSB}$ | Source-to-drain substrate resistance | Figure 11.9(c) | | $R_{\mathrm{BS}}$ | Source-to-bulk substrate resistance | Figure 11.9(c) | | $R_{ m BD}$ | Drain-to-bulk substrate resistance | Figure 11.9(c) | | $G_{ m ch}$ | Channel conductance | (9.116) | | $G_{ m ds}$ | Residual output conductance in saturation | (5.22) | | $G_{ m spec}$ | Specific conductance | (5.6) | | $G_{\mathrm{m}}$ | Gate transconductance | (5.2c) | | $G_{ m ms}$ | Source transconductance | (5.2a) | | $G_{ m md}$ | Drain transconductance | (5.2b) | | $G_{ m mb}$ | Bulk transconductance | 13.3.2 | | | Capacitances and transcapacitances | | | $C_{\text{ox}}$ | Oxide capacitance per unit area | 3.2 | | $C_{\mathrm{OX}}$ | Total oxide capacitance | 5.2 | | $C_{\rm si}$ | Silicon capacitance per unit area | (3.23) | | $C_{\rm g}$ | Gate capacitance per unit area | (3.25) | | $C_{\rm d}$ | Depletion capacitance per unit area | 3.3 | | $C_{\mathrm{OX}}$ | Total oxide capacitance | (5.38) | | $C_{\mathrm{GSi}}$ | Intrinsic gate-to-source capacitance | Figure 5.14 | | $C_{ m GDi}$ | Intrinsic gate-to-drain capacitance | Figure 5.14 | | $C_{\mathrm{GBi}}$ | Intrinsic gate-to-bulk capacitance | Figure 5.14 | | $C_{\mathrm{BSi}}$ | Intrinsic bulk-to-source capacitance | Figure 5.14 | | $C_{ m BDi}$ | Intrinsic bulk-to-drain capacitance | Figure 5.14 | | $C_{\mathrm{GGi}}$ | Total intrinsic gate capacitance | (11.4) | | $C_{\mathrm{m}}$ | Intrinsic gate transcapacitance | (5.58) | | $C_{\rm ms}$ | Intrinsic source transcapacitance | (5.56) | | $C_{ m md}$ | Intrinsic drain transcapacitance | (5.57) | | $C_{\mathrm{GSo}}$ | Gate-to-source overlap capacitance | Figure 10.1 | | $C_{ m GDo}$ | Gate-to-drain overlap capacitance | Figure 10.1 | | $C_{\mathrm{GBo}}$ | Gate-to-bulk overlap capacitance | Figure 10.1 | | $C_{\mathrm{GGo}}$ | Total gate overlap capacitance | Figure 10.1 | | $C_{\mathrm{BSi}}$ | Source-to-bulk junction capacitance | 10.4 | | $C_{\mathrm{BDj}}$ | Drain-to-bulk junction capacitance | 10.4 | | $C_{GS}$ | Total gate-to-source capacitance | (12.1) | | $C_{ m GD}$ | Total gate-to-drain capacitance | (12.1) | | $C_{\mathrm{GB}}$ | Total gate-to-bulk capacitance | (12.1) | | $C_{\rm BS}$ | Total bulk-to-source capacitance | (12.1) | | $C_{\mathrm{BD}}$ | Total bulk-to-drain capacitance | (12.1) | | $C_{\rm G}$ | Total gate capacitance | (12.6) | | $C_{\rm g}$ | Local gate capacitance per unit area | 3.3 | | Symbol | Description | Reference | |------------------------------------------------------|----------------------------------------------------------------------------------------|---------------| | | Admittances and transadmittances | | | $Y_{\rm GSi}$ | Intrinsic gate-to-source admittance | Figure 5.9 | | $Y_{ m GDi}$ | Intrinsic gate-to-drain admittance | Figure 5.9 | | $Y_{\mathrm{GBi}}$ | Intrinsic gate-to-bulk admittance | Figure 5.9 | | $Y_{\mathrm{BSi}}$ | Intrinsic bulk-to-source admittance | Figure 5.9 | | $Y_{ m BDi}$ | Intrinsic bulk-to-drain admittance | Figure 5.9 | | $Y_{\rm m}$ | Intrinsic gate transadmittance | (5.36) | | $Y_{\rm ms}$ | Intrinsic source transadmittance | (5.36) | | $Y_{\rm md}$ | Intrinsic drain transadmittance | (5.36) | | $Y_{\rm sub}$ | Substrate admittance | Figure 12.4 | | | Frequency and time constants | | | $\omega_{t}$ | Transit frequency | (11.4) | | $ au_{ m qs}$ | Intrinsic channel time constant | (5.32) | | $\omega_{ m qs}$ | Intrinsic channel transit frequency | (5.32) | | 1 | (also limit between quasi-static and | | | | non-quasi static operation) | | | $\omega_{ m max}$ | Extrapolated maximum frequency of oscillation | (11.18) | | $\omega_{ m spec}$ | Specific (or critical) frequency | (5.33) | | $ au_{ m spec}$ | Specific time constant | (5.33) | | | Noise | | | $S_{\Delta I_{\rm nD}^2}$ | Thermal noise power spectral density at the drain | (6.4), (6.14) | | $S_{AI^2}$ | Thermal noise power spectral density at the source | (13.42) | | $S_{\Delta I_{ m nS}^2}$ $S_{\Delta I_{ m nG}^2}$ | Thermal noise power spectral density at the gate | (13.42) | | $\Delta I_{\rm nG}^2$ | (induced gate noise power spectral density) | (13.12) | | S2 | Thermal noise power spectral density at the bulk | (13.42) | | $S_{\Delta I_{\mathrm{nB}}^2}$ | | (13.42) | | $S_{\Delta I_{ m nG}\Delta I_{ m nD}^*} \ G_{ m nD}$ | Thermal noise gate-drain cross-power spectral density Drain thermal noise conductance | (6.15) | | $G_{ m nD}$ | Gate thermal noise conductance | (13.49) | | O <sub>n</sub> G | (induced gate noise thermal conductance) | (13.49) | | $\delta_{ m nD}$ | Thermal noise parameter at the drain | (6.26) | | $\delta_{ m nG}$ | Thermal noise parameter at the gate | (13.49) | | ν <sub>nD</sub> | Thermal noise excess factor at the drain | (6.30) | | | Thermal noise excess factor at the gate | (13.49) | | γnG<br>ρ <sub>GD</sub> | Gate-drain thermal noise correlation factor | (13.71) | | $S_{\rm v}$ | Input-referred thermal noise voltage power spectral density | (13.13) | | $S_{i}$ | Input-referred thermal noise current power spectral density | (13.13) | | $R_{\rm v}$ | Input-referred thermal noise voltage resistance | (13.13) | | $G_{\rm i}$ | Input-referred thermal noise current conductance | (13.13) | | $G_{\rm iu}$ | Uncorrelated part of $G_i$ | (13.14) | #### xxii LIST OF SYMBOLS #### continued from previous page | Symbol | Description | Reference | |------------------------|-----------------------------------------------------|---------------------------| | $\overline{G_{ m ic}}$ | Correlated part of $G_i$ | (13.14) | | $Y_{\rm c}$ | Noise correlation admittance | (13.8) | | $G_{\mathrm{c}}$ | Noise correlation conductance | (13.16) | | $B_{\rm c}$ | Noise correlation susceptance | (13.16) | | F | Noise factor | (13.17), (13.21), (13.26) | | NF | Noise figure | (13.17) | | $F_{\min}$ | Minimum noise factor | (13.25) | | $NF_{min}$ | Minimum noise figure | (13.25) | | $Y_{\text{opt}}$ | Optimum source admittance for $F = F_{\min}$ | (13.24) | | $G_{ m opt}$ | Optimum source conductance | (13.24) | | $B_{ m opt}$ | Optimum source susceptance | (13.24) | | | Other | | | ρ | Charge concentration | (3.1) | | $L_{\mathrm{D}}$ | Extrinsic Debye length | (3.15) | | $L_{\mathrm{c}0}$ | Characteristic length for DIBL | (9.100) | | $t_{ m d}$ | Thickness of the depletion layer | (3.26) | | n | Slope factor | (3.34) | | $n_{\mathrm{w}}$ | Slope factor evaluated at pinch-off | (3.68) | | $n_0$ | Slope factor evaluated at $V = 0$ | (3.73) | | $n_{q}$ | Charge slope factor | (8.60) | | $n_{\rm v}$ | Voltage slope factor | (8.60) | | β | Transconductance factor or transfer parameter | (4.7) | | $D_{S}$ | Source-to-bulk diode | Figure 10.1 | | $D_{\mathrm{D}}$ | Drain-to-bulk diode | Figure 10.1 | | $A_{ m v\ max}$ | Maximum voltage gain in common gate | (5.24), (9.115) | | $\Delta P$ | Mismatch of parameter <i>P</i> | (7.52) | | $A_{ m P}$ | Area proportionality constant of parameter <i>P</i> | (7.52) | | $\theta$ | Parameter of field-dependent mobility | (8.5) | | $z_{\rm c}$ | Characteristic depth | Figure 8.7 | | $v_{ m drift}$ | Drift velocity of carriers | Figure 9.1 | | $v_{ m sat}$ | Saturation value of $v_{\text{drift}}$ | Figure 9.1 | | $\lambda_{\rm c}$ | Velocity saturation parameter | (9.19) | Table 0.2 Normalization factor definition | Symbol | Description | Reference | |-------------------------------------------------------------------------|---------------------------------------------------------------------|-----------| | $\overline{L}$ | Transistor length for normalizing distance along the <i>x</i> -axis | 2.1 | | $U_{\mathrm{T}} \triangleq \frac{kT}{q}$ | Thermodynamic voltage for normalizing voltages and potentials | 2.1 | | $I_{\rm spec} \triangleq 2n\beta U_{\rm T}^2$ | Specific current for normalizing currents | (4.14) | | $Q_{\rm spec} \triangleq -2nC_{\rm ox}U_{\rm T}$ | Specific charge density for normalizing charge densities | 3.6.1 | | $C_{\text{OX}} \triangleq WLC_{\text{ox}}$ | Total oxide capacitance for normalizing capacitances | 5.2 | | $G_{\mathrm{spec}} \triangleq \frac{I_{\mathrm{spec}}}{U_{\mathrm{T}}}$ | Specific admittance for normalizing admittances | (5.6) | | $\omega_{\rm spec} \triangleq \frac{\mu_{\rm n} U_{\rm T}}{L^2}$ | Specific angular frequency for normalizing angular frequency | 5.2 | Table 0.3 Normalized symbols | Symbol | ol Description | | |-------------------------------------------------------------------------------|----------------------------------------------------------|---------| | $\xi \triangleq x/L$ | Normalized position along the <i>x</i> -axis | (4.21) | | ζς | Normalized characteristic depth | (8.24) | | ν | Doping ratio | (8.32) | | $\lambda_0 \triangleq L/L_{c0}$ | Channel length normalized to characteristic length | (9.100) | | $v_{ m x} riangleq V_{ m X}/U_{ m T}$ | Normalized voltage | (3.43) | | $\gamma_{\rm i} \triangleq (\Gamma_{\rm i}/U_{\rm T})^2$ | Normalized modulation factor | (3.43) | | $\phi_{ m f} riangleq \Phi_{ m F}/U_{ m T}$ | Normalized Fermi potential of silicon substrate | 3.1 | | $\psi_{ extsf{p}} riangleq \Psi_{ extsf{P}}/U_{ extsf{T}}$ | Normalized pinch-off surface potential | (3.37) | | $\psi_0 \triangleq \Psi_0/U_{\mathrm{T}}$ | Normalized approximation of $\Psi_s$ in strong inversion | (3.66) | | $i_x \triangleq I_{\rm X}/I_{\rm spec}$ | Normalized drain current | (4.15) | | IC | Inversion coefficient or factor | (4.26) | | $g_x \triangleq G_x/G_{\text{spec}}$ | Normalized conductance or transconductance | | | $q_x \triangleq Q_x/Q_{\rm spec}$ | Normalized charge density | (3.41) | | $q_{\rm s} \triangleq Q_{\rm iS}/Q_{\rm spec}$ | Normalized inversion charge density at the source | (5.7a) | | $q_{\rm d} \triangleq Q_{\rm iD}/Q_{\rm spec}$ | Normalized inversion charge density at the drain | (5.7b) | | $q_{\rm X} \triangleq Q_{\rm X}/Q_{\rm spec}$ | Normalized total charge | | | $\Omega \triangleq \omega/\omega_{\mathrm{spec}}$ | Normalized frequency | 13.2.2 | | $\Omega_{\mathrm{qs}} \triangleq \omega_{\mathrm{qs}}/\omega_{\mathrm{spec}}$ | Normalized QS frequency | (5.32) | | $c_{\rm j} \triangleq C_{\rm j}/C_{\rm ox}$ | Normalized capacitance per unit area | (5.50) | | $c_{\rm J} \triangleq C_{\rm J}/C_{\rm OX}$ | Normalized total capacitance | (5.50) | ## 1 Introduction This chapter explains the basic motivations for developing MOS transistor models that can be used for the design of complementary MOS (CMOS) integrated circuits. It then gives a short history of the EKV MOS transistor model starting from the early development, motivated by the design of micropower circuits for watch applications, to the most recent developments. Finally, the structure of the book is highlighted in order to help the reader organizing his reading. ### 1.1 THE IMPORTANCE OF DEVICE MODELING FOR IC DESIGN Modern large-scale integrated circuits are essentially composed of MOS transistors and their interconnections. Therefore, the design of such circuits requires some kind of a model for the transistors. For noncritical digital circuits, this model may in principle be very simple. Indeed, modeling each transistor as an on-off switch would be sufficient to design purely logic circuits. However, as soon as there are critical races among transitions, the model must be extended to describe the dynamic behavior of the device, in order to obtain the rise and fall time of these transitions. This dynamic behavior is also needed when the frequency of operation approaches its maximum limit. With the reduction of supply voltage, more details must be introduced, such as the residual current of blocked transistors, the importance of which is increased. Analog circuits contain usually a smaller number of transistors, but they are even more dependent on the exact behavior of each transistor. The design of high-performance analog circuits therefore requires a very detailed model of the transistor. This model must include a precise description of the voltage—current relationships, including the effect of the source that is often not grounded, and of the dynamic behavior of the device. Its behavior with respect to noise and to temperature variations must also be accounted for. A transistor model intended for circuit design should serve two essential purposes: It should first provide a good understanding of the various properties of the device to facilitate the synthesis of optimum circuit architectures. Indeed, in order to build robust circuits, the #### 2 INTRODUCTION physical properties of the transistor must be exploited in a way that is minimally dependent on temperature and process variations. For this purpose, the model should be explicit. It should "speak to the mind," using no complicated or chained equations. Clarity should supersede precision and can be enhanced by means of graphical representations. This important aspect of a model is often underestimated and overlooked. It will be emphasized in this book, in particular in Part I, which essentially describes what can be called the core of the model. Second, the model should be adapted to numerical simulations on a computer, embedded in a circuit simulator. For this purpose, precision supersedes clarity, and second-order effects must be accounted for. This can be obtained by predistorting variables, by chaining equations and/or by providing additional layers around a core model. The model does not need to be fully explicit, but it should be compact: it should use sufficiently simple expressions with minimum need for numerical iterations, in order to limit the computation time. A transistor model should include a minimum number of process-dependent device parameters. This is to facilitate the very heavy task of extracting and following-up the value of these parameters, with their statistical distribution and temperature dependency. Now, the correlation between these parameters (with process and temperature variations) must be known, in order to avoid designing circuits for irrelevant worst cases. For this reason, the device parameters should be explicitly based on independent and measurable process parameters. This is essential to be able to ascertain their amount of correlations while avoiding the almost impossible task of measuring all these correlations. It also makes the model predictive, allowing to foresee the characteristics of the transistor and hence the performance of the resulting circuits even before measuring the device. The EKV model described in this book is believed to meet all the above expectations. It serves the two main purposes in a coherent manner. Its core requires just a few parameters to describe all the basic properties of the long-channel intrinsic device in an explicit manner. Layers are added to this core to account for short-channel and secondary effects. ### 1.2 A SHORT HISTORY OF THE EKV MOS TRANSISTOR MODEL The model presented in this book results from a series of direct and indirect contributions along several decades. Its origins can be traced back to the early developments of electronic watches at CEH (French acronym for Watchmakers Electronic Center) in Switzerland [2]. The total power consumption had to be extremely low, less than $1\mu W$ , to ensure a few years of life to the single button-size cell battery. After the very first versions based on bipolar transistors [3], the CMOS technology was soon identified as the best approach to implement the digital electronic circuitry needed in a watch using a crystal resonator as the time reference. Supply voltage had to be very low, compatible with the 1.3 V delivered by the cell, so the development of low-threshold CMOS was a major challenge in the late 1960's [4]. The digital circuitry was essentially an asynchronous chain of divide-by-two stages. The main design problem was to minimize the number of node transitions in order to minimize the dynamic power. Another one was the elimination of logic hazards to improve the robustness against large local variations of the small gate voltage overhead, and this led to the first single clock circuits [5–7]. For these digital circuits, MOS transistors could be considered just as switches and hence no special model was required. The problem was very different for the few analog subcircuits. Most important was the circuitry needed to sustain the oscillation of the quartz crystal resonator (the quartz oscillator). Each transistor had to be biased at a drain current much below $1\mu A$ . Early measurements carried out in 1967 showed that the transistor behaved in a very strange manner at these very low current levels. Indeed, the well-known square-law transfer characteristics were replaced by an exponential over more than 5 order of magnitude of the drain current, very similar to bipolar transistors. This is how *weak inversion* popped out to the attention of micropower circuit designers in the late 1960s. At that time, no transistor model was available for weak inversion, but they started coming out in subsequent years, mainly to account for what appears in digital circuits as a leakage current of blocked transistors. In 1972, M. B. Barron published a model for the grounded source device showing the exponential dependencies on drain voltage and on surface potential, with a rather complex expression relating the surface potential to the gate voltage [8]. The same year, R. M. Swanson and J. D. Meindl [9] showed that this relation could be accounted for by means of an almost constant factor, which became the *slope factor n* of our model. The following year, R. R. Troutman and S. N. Chakravarti [10] treated the case of nonzero source voltage. Then T. Mashuhara *et al.* [11] showed that the current depends on a difference of exponential functions of source and drain voltages. In the mean time, micropower analog circuit blocks were developed at CEH. They were first published in 1976 [12, 13], together with a model applicable for weak inversion circuit design, which was based on the previously mentioned work. This model already included two important features of the EKV model: *reference to the (local) substrate* (and not to the source) for all voltages and full *source-drain symmetry*. The related small-signal model including noise was also presented [14]. A symmetrical model of the MOS transistor in strong inversion was first published by P. Jespers in 1977 [15, 16]. Based on an idea of O. Memelink, this graphical model uses the approximately linear relationship between the local mobile charge density and the local "non-equilibrium" voltage in the channel. This charge-based approach has been adopted and generalized to all levels of current in the EKV model. Another ingredient of EKV is the representation of the drain current as the difference between a *forward* and a *reverse* component. This idea was first introduced in 1979 by J.-D. Châtelain [17], by similarity with the Ebers–Moll model of bipolar transistors [18]. However, his definition of these two components was different from that adopted later, and was not applicable to weak inversion. Even in micropower analog circuits, not all transistors should be biased in weak inversion. There was therefore a need for a good continuous model from weak to strong inversion. Such a model was developed at CEH by H. Oguey and S. Cserveny, and was first published in French in 1982 [19]. The only publication in English was at a Summer Course given in 1983 [20]. This model embodied most of the basic features that were retained later. It introduced a function of the gate voltage called control voltage, later renamed $pinch-off\ voltage\ V_P$ . A single function of this control voltage and of either the source voltage or the drain voltage defined two components of the drain current (which became the forward and reverse components). This function was continuous from weak to strong inversion, using a mathematical interpolation to best fit moderate inversion. In the mid-1980s, the model of Oguey and Cserveny was simplified by the second author for his undergraduate teaching at EPFL (Swiss federal Institute of Technology, Lausanne, Switzerland), and most further developments were carried out there. They started with the Ph.D. Thesis of the first author [21], in collaboration with F. Krummenacher. The model was #### 4 INTRODUCTION formulated more explicitly. Noise and dynamic behavior were introduced by exploiting the fundamental source—drain symmetry. The status of the model was presented at various Summer Courses [22–24] and a full paper was finally published in 1995 [25]. This publication gave its name to the model, but many important extensions were added later. Probably the most important extension was the replacement of the current and transconductance interpolation functions between weak and strong inversion presented in [25] by a more physical based one, derived from an explicit linearization of the inversion charge versus the surface potential. The incremental linear relationship between inversion charge and surface potential was first considered by M. Bagheri and C. Turchetti [26], but the linearization of the inversion charge versus surface potential was originally proposed in 1987 by M. Maher and C. Mead [27, 28]. Several years later, different groups looked at this problem. B. Iñiguez and E. G. Moreno [29, 30] derived an approximate explicit relation between inversion charges and surface potential which included a fitting parameter. While their first linearization was done at the source [29], they later obtained a substrate referenced model based on the original EKV MOSFET model approach [25], which also included some short-channel effects. A similar approach was also proposed by Cunha et al. [31-34] who obtained an interpolated expression of the charges versus the potentials that used the basic EKV model definitions<sup>1</sup> [25] and was closely inspired from our approach. We also adopted the inversion charge linearization approach, since it offers physical expressions for both the transconductance-to-current ratio and the current that are valid from weak to strong inversion [35-38]. This gave rise to the charge-based EKV model which is discussed in this book. The inversion charge linearization principle was rediscovered once more in 2001 by H. K. Gummel and K. Singhal [39, 40]. Finally, a formal detailed analysis of the inversion charge linearization process and a rigorous derivation of the EKV model was finally published by J.-M. Sallese et al. in [41]. Note that this approach actually provides voltages versus currents expressions that cannot be explicitly inverted. It can nevertheless be easily inverted by using a straightforward Newton-Raphson technique or by an appropriate approximation. Both these techniques have been used in the final model implementation. The basic long-channel charge-based EKV model was further developed by the EKV team to include the following additional effects: *Nonuniform doping*: Nonuniform doping in the vertical direction was proposed by C. Lallement *et al.* in [42,43]. *Non-quasi-static model*: A small-signal charge-based non-quasi-static model was presented by J.-M. Sallese and A.-S. Porret in [38,44]. *Polysilicon depletion and quantum effects*: Polysilicon depletion and quantum effects were also added [45–47]. *RF modeling*: The EKV model was extended by the first author to also cover high-frequency operation for the design of RF CMOS integrated circuits [48–52]. *Thermal noise*: An accurate thermal noise model accounting for short-channel effects was developed by A. S. Roy and C. C. Enz [53–55]. <sup>&</sup>lt;sup>1</sup> Unfortunately, Cunha *et al.* did not use the same definition of the specific current we have been using. Their specific current is actually four times smaller. Extrinsic components: An accurate model of the parasitic capacitances was developed by F. Prégaldiny et al. [56]. EKV compact model: A model of the MOS transistor would be almost useless if it could not be used by circuit designers with a circuit simulator. To this purpose, the model has to be carefully implemented in the simulator so that it can run efficiently avoiding any convergence problems. The early EKV model (version 2.7) was implemented by M. Bucher as a compact model in many circuit simulators [37]. All the more recent developments were implemented in the version 3.0 of the EKV MOS transistor compact model [57,58]. Parameter extraction: A compact model cannot be used without an efficient parameter extraction methodology. The EKV model uses an original parameter extraction methodology presented in [59–62]. (Reference [61] can be found on line at the EKV Web site [63].) More recently, the research of the EKV team is more oriented toward the modeling of multigate MOS devices and more particularly on double-gate devices [64,65]. Further parts of the model were derived by members of the team of researchers and Ph.D. students that developed its implementation as a CAD tool at EPFL [63]. #### 1.3 THE BOOK STRUCTURE This book is organized in three parts, which are briefly described below: Part I describes the basic long-channel charge-based MOS transistor model. It is the core of the model around which all the other parts are built in a hierarchic manner following the basic structure of the EKV MOS transistor model. This part is self-contained and the reader can stop after it while still having a strong background in all the fundamental aspects of the EKV MOS transistor model. It includes all the most important aspects such as basic large-signal static model, small-signal dynamic model, noise model, and a discussion of temperature effects and matching properties. The other parts complete the basic model by adding more detailed descriptions of advanced aspects. Part II presents more advanced aspects which are of utmost importance for understanding the operation of deep-submicron devices. It starts with the modeling of several nonideal effects that already affects long-channel devices before concentrating on short-channel effects. The model is then extended to also include the extrinsic part of the device. Part III discusses additional aspects which become important when increasing the operating frequency. It presents a complete MOS transistor model, built on top of the two first parts, which is required for designing RF CMOS integrated circuits. ### Part I # The Basic Long-Channel Intrinsic Charge-Based Model The first part models the intrinsic part of the most basic MOS transistor. The channel is assumed to be sufficiently long to avoid all short-channel effects. The doping concentration in the substrate and the carrier mobility are constant. The gate is a perfect equipotential conductor, and the gate oxide is thick enough to prevent quantum effects and tunneling current. Some basic definitions are introduced in Chapter 2 in order to preserve the symmetry of the device. Chapter 3 models the density of mobile charge as a function of the gate voltage and of the local channel voltage. This function is used in Chapter 4 to obtain the drain current in function of the source and drain voltages, and introduces the unusual concept of forward and reverse current components. Chapter 5 then establishes the corresponding small-signal DC and AC models. Chapter 6 is dedicated to modeling the noise, whereas Chapter 7 investigates the effect of temperature and the problem of mismatch between devices. # **2** Definitions This short introductory chapter starts by describing the generic structure of the N-channel MOS transistor that will be analyzed in Part I. It defines the essential geometrical dimensions and voltages, including the "channel voltage" V that will play an important role in the model. Section 2.2 introduces the definition of additional important variables, in particular the density of mobile inverted charge $Q_i$ that underlies the whole charge-based modeling approach. Symbols for the four-terminal N- and P-channel transistors are proposed in Section 2.3, together with sign conventions that will render all results derived for the N-channel transistor applicable to the P-channel device. #### 2.1 THE N-CHANNEL TRANSISTOR STRUCTURE The schematic cross section of a generic N-channel MOS transistor is shown in Figure 2.1. The source S and drain D are highly doped N-type islands (N+) diffused in a P-type local silicon substrate (or bulk) B. In between, the active part of the transistor of length L and width W is controlled by the gate electrode G, separated by a dielectric layer called gate oxide, since it is normally made of silicon dioxide. The P+ diffusion is needed to ensure good ohmic contact with the lightly doped P-type local substrate. The position along the channel is defined by x, whereas the distance from the silicon surface is given by z. The y-axis is perpendicular to the plane of the cross section. We shall assume for the time being that the net doping concentration $N_b$ of the local substrate and the oxide thickness $t_{ox}$ are both constant along the channel. Hence, this four-terminal device has a symmetrical structure with respect to source and drain. In order to keep this symmetry in the model, the source voltage $V_S$ , the drain voltage $V_D$ , and the gate voltage $V_G$ are all defined with respect to the local substrate. By definition, $V_S$ and $V_D$ are positive when they block the corresponding junction. As shown in Figure 2.1, the active region of the transistor located between source and drain is limited to the gate-to-surface capacitor plus a thin layer of silicon in which the potential and the charge distribution are modified by the effect of the gate. It is called the *intrinsic part* of the transistor. All the rest is the *extrinsic part*. It includes the source and drain diodes, series access Figure 2.1 Schematic cross section of a MOS transistor resistors or inductors to the four terminals, and all external parasitic capacitors, in particular those of the D and S junctions and the direct overlap capacitors from gate electrode to source and drain islands. This extrinsic part of the device will be discussed in Chapter 10. Application of a voltage across the source-to-substrate and/or the drain-to-substrate junctions forces electrons and holes out of equilibrium, splitting their respective quasi-Fermi potential by $V_S$ at the source end of the channel and $V_D$ at the drain end. This splitting propagates along the channel, and can be characterized by a *channel voltage V* that varies monotonically from $V_S$ at x = 0 (source end) to $V_D$ at x = L (drain end). Now, for an N-channel device in normal operation (potential increased at the surface by the voltage applied to the gate), the quasi-Fermi potential of holes can be assumed to be constant throughout the structure [1,66,67]. Thus V is (within a constant) the quasi-Fermi potential of electrons in the channel. Another important voltage is the thermodynamic voltage $$U_{\rm T} \stackrel{\triangle}{=} kT/q,\tag{2.1}$$ where k is the Bolzmann constant and q is the elementary charge. Proportional to the absolute temperature T, it is a measure of the thermal energy of electrons. Since it appears ubiquitously in MOS modeling equations, it is a more natural unit of voltage for devices and circuits than the standard unit of 1 V. Its value is 25.8 mV at 300 K or 27 °C. ## 2.2 DEFINITION OF CHARGES, CURRENT, POTENTIAL, AND ELECTRIC FIELDS For zero electric field at the silicon surface, the source to drain structure of Figure 2.1 corresponds to two back-to-back diodes connected in series; thus, no current other than the junction leakage current can flow as long as $V_S$ and $V_D$ are positive. The situation remains qualitatively the same when more holes are attracted at the surface by applying a negative gate voltage $V_G$ . On the contrary, if a positive voltage is applied to the gate, the holes are repelled from the surface, leaving the negatively charged P-doping atoms. As shown schematically in Figure 2.2, this corresponds to a negative charge of density $Q_b$ per unit area. This charge is fixed and therefore cannot carry any current. By further increasing $V_G$ , negative electrons are attracted to the surface thereby forming an N-type channel. It is this negative mobile inversion charge, of density $Q_i$ per unit area, which will carry the drain-to-source current by a combination of drift and diffusion mechanisms of Figure 2.2 Schematic representation of various local charge densities electrons. For the N-channel device, this current $I_D$ will be defined positive if it enters the drain terminal. The *charge-based model* presented in this book will first calculate the dependency of the density $Q_i$ of induced mobile charge on the voltages applied to the transistor. Then, it will *rely on* $Q_i$ , and on its particular values $Q_{iS}$ and $Q_{iD}$ at the source and drain ends of the channel, to calculate the drain current and *to model all aspects* of the device behavior. The total net charge induced underneath the surface of silicon per unit area of channel is given by $$Q_{\rm si} \stackrel{\triangle}{=} Q_{\rm b} + Q_{\rm i}. \tag{2.2}$$ As depicted in Figure 2.2, an additional component of charge $Q_{\rm fc}$ is present at the siliconoxide interface. This is a fixed charge that includes the effect of charges trapped inside the oxide and weighted by their relative distance to the interface. This charge will be assumed to be independent of the gate voltage, although it might change very slowly in time at very high values of gate voltage. Additional voltage-dependent charges due to fast surface state will not be considered, since they are negligible in modern processes. The 0-reference of electrostatic potential $\psi$ is that of the bulk of silicon, at a distance from the surface where it is not affected by the gate voltage. At the silicon surface (z=0), $\Psi$ takes the particular value $\Psi_s$ called the *surface potential*. The electric field $E_{ox}$ in the oxide depends on $V_G - \Psi_s$ , but is modified by $\Phi_{ms}$ , the *difference between the extraction potentials* of gate and channel materials. It corresponds to the barrier of potential that would be created at their interface if the oxide thickness $t_{ox}$ would be zero. The electric field in the oxide is therefore given by $$E_{\rm ox} = \frac{V_{\rm G} - \Phi_{\rm ms} - \Psi_{\rm s}}{t_{\rm ox}}.$$ (2.3) #### 2.3 TRANSISTOR SYMBOL AND P-CHANNEL TRANSISTOR In order to reflect the symmetrical structure of the MOS transistor, the symbols to be used in circuit schematics should also be symmetrical, as shown in Figure 2.3. Figure 2.3(a) shows the symbol of an N-channel transistor, with the definitions of voltages and current already introduced in Figure 2.1. The arrow on the bulk (B) terminal symbolizes the bulk-to-channel "junction," whereas the source S and drain D terminals are symmetrical. Figure 2.3 Symbols and definitions for N-channel and P-channel MOS transistors The generic structure of a P-channel transistor is similar to that of the N-channel, but the doping types are opposite, with P+ source and drain diffusions inside an N-type local substrate (which is usually an N-well in modern processes). Hence a negative voltage must be applied to the gate to obtain a positive inverted charge of holes $Q_i$ , after creating a positive depletion charge $Q_{\rm h}$ . In spite of this sign difference, all equations that will be derived for modeling the N-channel transistor will be applicable to the P-channel device, provided the definitions of positive voltages and currents are inverted, as shown in Figure 2.3(b). The arrow in the bulk connection is inverted, which might be sufficient to distinguish it from the N-channel. However, since very often the bulk connection is the same for all transistors of the same type and is therefore not represented, a small circle is added at the gate of the P-channel device. It should be pointed out that, except for the gate electrode, the generic structure illustrated in Figure 2.1 is also that of an NPN lateral bipolar transistor. Indeed, this parasitic transistor will be activated as soon as one of the two junctions is sufficiently forward biased ( $-V_S$ and/or $-V_{\rm D}$ larger than a few hundred millivolts). This device may be exploited as a true bipolar transistor, provided it is in a separate well (which becomes the base of the transistor) and the MOS current is canceled by a negative gate voltage [68]. This special mode of operation will not be further discussed in this book. # **3** The Basic Charge Model This chapter is dedicated to the calculation and the modeling of the density of induced mobile charge $Q_i$ as a function of the various voltages applied to the transistor. Section 3.1 is a repetition of the classical one-dimensional analysis of the total charge density $Q_{\rm si}$ induced at the surface of a long transistor channel by a nonzero surface potential. It already shows the fundamental difference between weak and strong inversion. This difference is further highlighted by the dependency of the surface potential on the gate voltage, which is derived in Section 3.2. Section 3.3 takes advantage of the results obtained so far to calculate the variation of the local gate capacitance per unit area as a function of the gate voltage and the local channel voltage. Section 3.4 introduces and justifies the charge sheet approximation, which will be used throughout the rest of the book. Using this approximation, $Q_i$ is then obtained in Section 3.5 by the difference between the gate voltage and a threshold function $V_{TB}$ of the surface potential $\Psi_s$ , and it cancels at a value called pinch-off surface potential $\Psi_P$ . The slope n of $V_{TB}(\Psi_s)$ will become one of the few basic parameters of the model. In Section 3.6, an important simplification of the model is introduced by exploiting the fact that this slope n may be considered constant, which corresponds to a linearization of the charge versus potential relationship. Based on this linearization, an explicit expression is obtained that relates $Q_i$ to the channel voltage V, within a constant called pinch-off (channel) voltage V<sub>P</sub>. This expression is normalized and depends only on process parameters through a specific charge $Q_{\rm spec}$ . By using an approximation of this expression in strong inversion, a threshold voltage (at equilibrium) $V_{T0}$ is defined, by which $V_{\rm P}$ can then be directly related to the gate voltage. ### 3.1 POISSON'S EQUATION AND GRADUAL CHANNEL APPROXIMATION In the P-type substrate of an N-channel MOS transistor, the total charge concentration $\rho$ is the net effect of the concentrations $N_b$ of doping atoms, of holes $p_p$ and $n_p$ of electrons: $$\rho = q(p_{\rm p} - n_{\rm p} - N_{\rm b}). \tag{3.1}$$ #### 14 THE BASIC CHARGE MODEL Far from the surface, the semiconductor is neutral, and $\rho = 0$ . Closer to the surface, the spatial variations of potential $\Psi$ due to the electric field produced by the gate result in a nonzero charge concentration according to the three-dimensional Poisson's equation $$\frac{\partial^2 \Psi}{\partial x^2} + \frac{\partial^2 \Psi}{\partial y^2} + \frac{\partial^2 \Psi}{\partial z^2} = -\frac{\rho}{\epsilon_{si}},\tag{3.2}$$ where $\epsilon_{si}$ is the dielectric constant of silicon. The channel is long and wide compared to the oxide thickness $t_{ox}$ , allowing the *gradual* channel approximation, stating that the electric field variation in the z-direction (perpendicular to the surface) is much larger than that in the x- and y-directions. Therefore, the second derivative of potential $\Psi$ in the directions parallel to the surface can be neglected in (3.2), and this three-dimensional equation can be reduced to the one-dimensional equation in z: $$\frac{\mathrm{d}^2 \Psi}{\mathrm{d}z^2} = \frac{q}{\epsilon_{\rm si}} (n_{\rm p} - p_{\rm p} + N_{\rm b}). \tag{3.3}$$ For an N-channel transistor, the quasi-Fermi potential of holes can be assumed to be constant for $\Psi \ge 0$ [1,66,67]. The hole concentration can therefore be expressed as $$p_{\rm p} = n_{\rm i} \exp \frac{\Phi_{\rm F} - \Psi}{U_{\rm T}},\tag{3.4}$$ where $n_i$ is the *intrinsic carrier concentration* and $\Phi_F$ is the *Fermi potential* of the silicon substrate. At T = 300 K, $n_i = 1.45 \times 10^{10} \text{ cm}^{-3}$ . Application of a source voltage $V_{\rm S}$ and/or a drain voltage $V_{\rm D}$ brings the electrons in the channel out of equilibrium, which is characterized by a *quasi-Fermi potential* $\Phi_{\rm Fn}$ different from $\Phi_{\rm F}$ . As explained in the introduction, this difference is called channel voltage V, and $\Phi_{\rm Fn} = \Phi_{\rm F} + V$ . The concentration of electrons can thus be expressed as $$n_{\rm p} = n_{\rm i} \exp \frac{\Psi - \Phi_{\rm Fn}}{U_{\rm T}} = n_{\rm i} \exp \frac{\Psi - \Phi_{\rm F} - V}{U_{\rm T}}.$$ (3.5) The doping concentration $N_b$ is assumed to be constant in the channel region. Far from the surface, the effect of $V_S$ , $V_D$ , and $E_{ox}$ vanishes; thus $V = \Psi = 0$ , and the silicon is neutral with $\rho = 0$ . Combining equations (3.1), (3.4), and (3.5) then yields $$N_{\rm b} = n_{\rm i} \left( \exp \frac{\Phi_{\rm F}}{U_{\rm T}} - \exp \frac{-\Phi_{\rm F}}{U_{\rm T}} \right) \cong n_{\rm i} \exp \frac{\Phi_{\rm F}}{U_{\rm T}}$$ (3.6) since $\Phi_{\rm F} \gg U_{\rm T}$ , resulting in $$n_{\rm i} = N_{\rm b} \exp \frac{-\Phi_{\rm F}}{U_{\rm T}}.\tag{3.7}$$ The expression relating the Fermi potential $\Phi_F$ to the doping concentration $N_b$ is then given by $$\Phi_{\rm F} = U_{\rm T} \ln \frac{N_{\rm b}}{n_{\rm i}}.\tag{3.8}$$ Introducing (3.4), (3.5), and (3.7) in (3.3) yields $$\frac{\mathrm{d}^{2}\Psi}{\mathrm{d}z^{2}} = \frac{qN_{b}}{\epsilon_{\mathrm{si}}} \left( \underbrace{\exp \frac{\Psi - 2\Phi_{F} - V}{U_{T}}}_{\text{electrons}} - \underbrace{\exp \frac{-\Psi}{U_{T}}}_{\text{holes}} \underbrace{+1}_{\text{fixed charge}} \right)$$ $$\triangleq \frac{qN_{b}}{\epsilon_{\mathrm{si}}} G(\Psi, 2\Phi_{F} + V). \tag{3.9}$$ The first term in the parentheses is the contribution of electrons, the second that of holes, and the third that of the fixed depletion charge. Now, the vertical field is given by $$E_z = -\frac{\mathrm{d}\Psi}{\mathrm{d}z};\tag{3.10}$$ hence, $$\frac{\mathrm{d}^2 \Psi}{\mathrm{d}z^2} = -\frac{\mathrm{d}E_z}{\mathrm{d}z} = -\frac{\mathrm{d}E_z}{\mathrm{d}\Psi} \frac{\mathrm{d}\Psi}{\mathrm{d}z} = E_z \frac{\mathrm{d}E_z}{\mathrm{d}\Psi}$$ (3.11) and Poisson's equation (3.9) becomes $$E_z dE_z = \frac{q N_b}{\epsilon_{si}} G(\Psi, 2\Phi_F + V) d\Psi.$$ (3.12) Both sides of this equation can now be integrated from far below the surface, where $E_z = 0$ and $\Psi = 0$ , to closer to the surface where they become nonzero: $$\int_0^{E_z} E_z \, dE_z = \frac{E_z^2}{2} = \frac{q N_b}{\epsilon_{si}} \int_0^{\Psi} G(\Psi, 2\Phi_F + V) \, d\Psi.$$ (3.13) This finally yields the vertical field $E_z$ as a function of $\Psi$ and V: $$E_z = \text{sgn}(\Psi) \frac{U_T}{L_D} F(\Psi, 2\Phi_F + V),$$ (3.14) where $L_{\rm D}$ is a combination of constants called the extrinsic Debye length $$L_{\rm D} \triangleq \sqrt{\frac{\epsilon_{\rm si} U_{\rm T}}{2q N_{\rm b}}} \tag{3.15}$$ **Figure 3.1** Function F relating $E_z$ to $\Psi$ , and $E_{zs}$ and $Q_{si}$ to $\Psi_s$ and $$F(\Psi, 2\Phi_{F} + V) \triangleq \underbrace{\left(\exp\frac{\Psi}{U_{T}} - 1\right) \exp\frac{-(2\Phi_{F} + V)}{U_{T}} + \left(\exp\frac{-\Psi}{U_{T}} - 1\right) + \underbrace{\frac{\Psi}{U_{T}}}_{\text{of fixed charge}}}.$$ (3.16) This function is represented in Figure 3.1 for $\Phi_F = 14U_T$ , which, according to (3.8), corresponds at ambient temperature to a doping concentration $N_b$ of $1.7 \times 10^{16}$ cm<sup>-3</sup>. At the surface of silicon, the potential $\Psi$ takes the value $\Psi_s$ , and the vertical field has the value $E_{zs}$ given by $F(\Psi_s, 2\Phi_F + V)$ . Knowing the surface field, the local silicon charge density $Q_{si}$ can be obtained by applying Gauss' law to a short section of channel, as explained by Figure 3.2. A parallelepiped volume of channel starts at the surface of silicon where $E_z=E_{zs}$ and ends deep in the substrate where $E_z=0$ ; according to the gradual channel approximation, the variation of horizontal field along a short section of channel is negligible; thus, $E_{x+\Delta x}=E_x$ . Finally, the lateral field $E_y=0$ so that the only side contributing to the electrical flux leaving the volume is the surface. According to Gauss' law, this flux is equal to the net charge inside **Figure 3.2** Application of Gauss' law to calculate $Q_{si}$ from the surface field $E_{zs}$ the volume, which is equal to $Q_{\rm si}$ for a unit area of channel. Thus, for $\Psi_{\rm s} > 0$ , $$Q_{\rm si} = -\epsilon_{\rm si} E_{zs} = -\frac{\epsilon_{\rm si} U_{\rm T}}{L_{\rm D}} F(\Psi_{\rm s}, 2\Phi_{\rm F} + V). \tag{3.17}$$ For a given value of $2\Phi_F + V$ , the function F plotted in Figure 3.1 thus represents $E_z(\Psi)$ , $E_{zs}(\Psi_s)$ , and $Q_{si}(\Psi_s)$ . It results from the contribution of the three types of charge, which can still be identified inside the square root of (3.16): the first term is the contribution of electrons, the second that of holes (which become negligible for $\Psi \gg U_T$ ), and the third term that of the fixed depletion charge. For negative values of $\Psi_s$ , the second term dominates and holes accumulate exponentially. If $\Psi_s = 0$ then F = 0; the silicon is neutral up to the surface. This is called the *flat-band* situation. For $0 < \Psi_s \ll 2\Phi_F + V$ , the last term due to the fixed depletion charge dominates. The *small quantity of electrons* corresponding to the second term *is negligible in the calculation of field and total charge*, but will be the only charge available to transport current. This situation is called *weak inversion*. When $\Psi_s$ exceeds $2\Phi_F + V$ , the first term becomes nonnegligible and would keep its exponential growth if $\Psi_s$ could be increased much above. This situation is called *strong inversion*. It must be pointed out that F is a nonlinear function of the three kinds of charge, and so neither $Q_i$ nor $Q_b$ can be identified separately in this function, except if one of them strongly dominates. This is the case in weak inversion where, from (3.17) and (3.16), $$Q_{\rm si} \cong Q_{\rm b} = -\frac{\epsilon_{\rm si} U_{\rm T}}{L_{\rm D}} \sqrt{\frac{\Psi_{\rm s}}{U_{\rm T}}}$$ (weak inversion). (3.18) ### 3.2 SURFACE POTENTIAL AS A FUNCTION OF GATE VOLTAGE The surface potential $\Psi_s$ increases with the gate voltage $V_G$ . This dependency can be obtained by again applying Gauss' law as illustrated in Figure 3.2, but with the upper part of the volume ending inside the oxide layer, and thus including the fixed charge density $Q_{fc}$ . The electric field at the upper face is the oxide field $E_{ox}$ given by (2.3), and thus $$Q_{\rm si} + Q_{\rm fc} = -\epsilon_{\rm ox} E_{\rm ox} = -C_{\rm ox} (V_{\rm G} - \Phi_{\rm ms} - \Psi_{\rm s}),$$ (3.19) where $$C_{\rm ox} = \epsilon_{\rm ox}/t_{\rm ox} \tag{3.20}$$ is the gate oxide capacitance per unit area. Introducing expression (3.17) of $Q_{\rm si}$ and solving for $V_{\rm G}$ yields $$\frac{V_{\rm G} - V_{\rm FB}}{U_{\rm T}} = \frac{\Psi_{\rm s}}{U_{\rm T}} + \frac{\epsilon_{\rm si}}{C_{\rm ox}L_{\rm D}}F(\Psi_{\rm s}, 2\Phi_{\rm F} + V), \tag{3.21}$$ **Figure 3.3** Surface potential $\Psi_s$ as a function of gate voltage $V_G$ where $V_{\text{FB}}$ is the *flat-band voltage* given by $$V_{\rm FB} \triangleq \Phi_{\rm ms} + \frac{-Q_{\rm fc}}{C_{\rm ox}}.$$ (3.22) It is the value of the gate voltage $V_G$ needed to obtain the flat-band situation, for which $\Psi_s = 0$ and $Q_{si} = 0$ . Relation (3.21) is represented in Figure 3.3 for realistic particular values of $\Phi_F$ and $\epsilon_{si}/(C_{ox}L_D)$ . As long as $\Psi_s \ll 2\Phi_F + V$ (corresponding to weak inversion), $Q_{si} = Q_b$ increases only with the square root of $\Psi_s$ . Thus $\Psi_s$ increases with $V_G$ . But as soon as $\Psi_s$ reaches $2\Phi_F + V$ , $Q_{si}$ starts increasing much more rapidly with $\Psi_s$ due to the important contribution of mobile charge. This is not compatible with the limited field, and thus the surface potential only increases very slowly to become *almost constant in strong inversion*. #### 3.3 GATE CAPACITANCE Since the function F represents the variation of the charge in silicon $Q_{si}$ with surface potential $\Psi_s$ , its derivative gives the corresponding silicon capacitance $C_{si}$ : $$C_{\rm si} \triangleq \frac{\mathrm{d}(-Q_{\rm si})}{\mathrm{d}\Psi_{\rm s}} = \frac{\epsilon_{\rm si}U_{\rm T}}{L_{\rm D}} \frac{\mathrm{d}F}{\mathrm{d}\Psi_{\rm s}} = \frac{\epsilon_{\rm si}}{2L_{\rm D}} \frac{\exp\frac{\Psi_{\rm s}-2\Phi_{\rm F}-V}{U_{\rm T}} - \exp\frac{-\Psi_{\rm s}}{U_{\rm T}} + 1}{F(\Psi_{\rm s}, 2\Phi_{\rm F} + V)}.$$ (3.23) This equation and equation (3.21) of $V_G(\Psi_s)$ can be used as parametric equations of $C_{si}(V_G)$ , with $\Psi_s$ as parameter. The *local* gate capacitance per unit area $C_g$ is then obtained by the series connection of $C_{si}$ and $C_{ox}$ : $$\frac{C_{\rm g}}{C_{\rm ox}} = \frac{C_{\rm si}}{C_{\rm si} + C_{\rm ox}}.$$ (3.24) The resulting $C_g(V_G)$ curve is plotted in Figure 3.4. **Figure 3.4** Local gate capacitance $C_g$ as a function of gate voltage $V_G$ For negative gate voltages, holes are attracted to the surface. $C_{\rm si}$ becomes much larger than $C_{\rm ox}$ and thus $C_{\rm g}$ tends to $C_{\rm ox}$ . The same is true for large positive gate voltages that attract a large number of electrons corresponding to channel inversion. In between, holes are repelled from the surface, leaving the depletion charge $Q_b$ , while the electron charge remains negligible. The silicon capacitance is thus reduced to the depletion capacitance $C_d$ given by $$C_{\rm si} = C_{\rm d} = \frac{\epsilon_{\rm si}}{2L_{\rm D}\sqrt{\Psi_{\rm s}/U_{\rm T}}} = \sqrt{\frac{\epsilon_{\rm si}q\,N_{\rm b}}{2\Psi_{\rm s}}}.$$ (3.25) It corresponds to a thickness $t_d$ of the dielectric depletion layer given by $$t_{\rm d} = 2L_{\rm D} \sqrt{\frac{\Psi_{\rm s}}{U_{\rm T}}} = \sqrt{\frac{2\Psi_{\rm s}\epsilon_{\rm si}}{qN_{\rm b}}}$$ (3.26) that increases with the square root of the surface potential. Hence the gate capacitance $C_{\rm g}$ slowly decreases, until electrons are no longer negligible and rapidly dominate in strong inversion, causing an abrupt increase of $C_{\rm g}$ . If the channel voltage V is increased, it increases the value of $\Psi_{\rm s}$ required for strong inversion (see Figure 3.3), letting the gate capacitance keep descending further. It must be remembered that $C_g$ is the *local* gate capacitance per unit area. Thus, since there is only a single gate electrode, the curve of Figure 3.4 can only be measured when the whole channel is at the same voltage $V = V_S = V_D$ . Indeed, if $V_D \neq V_S$ , then V changes along the channel, and the total gate capacitance is a combination of different local values. These very nonlinear characteristics of gate capacitance must be taken into consideration when a MOS transistor is used to implement a capacitor. To obtain a value as constant as possible, the device must be biased in accumulation or in strong inversion. A voltage-dependent capacitor (varicap) is obtained by exploiting the slow decay of $C_G$ in weak inversion, or its rapid increase at the verge of strong inversion [69]. **Figure 3.5** Integrand of equation (3.27) #### 3.4 CHARGE SHEET APPROXIMATION The mobile inversion charge $Q_i$ defined in Section 2.2 is obtained by integrating the electron concentration $n_p$ below the surface of silicon: $$Q_{\rm i} = -q \int_0^\infty n_{\rm p} \, dz = -q \int_0^{\Psi_{\rm s}} \frac{n_{\rm p}}{E_z} \, d\Psi.$$ (3.27) The integrand $n_p/E_z$ can be expressed from (3.5), (3.7), and (3.14) [70]: $$\frac{n_{\rm p}}{E_z} = \frac{N_{\rm b}L_{\rm D}}{U_{\rm T}} \frac{\exp\frac{\psi - 2\Phi_{\rm F} - V}{U_{\rm T}}}{F(\Psi_{\rm s}, 2\Phi_{\rm F} + V)}.$$ (3.28) This expression, represented in the semilog plot of Figure 3.5 for several values of $2\Phi_F + V$ , unfortunately cannot be integrated explicitly. As can be seen, it is essentially an exponential function $\exp[\Psi/(mU_T)]$ , with a slope factor m changing from 1 in weak inversion to 2 in strong inversion. Thus, as illustrated by the linear plot on Figure 3.6, 95% of charge $Q_i$ is at a potential within $3U_T$ to $6U_T$ below $\Psi_s$ . On this basis, the *charge sheet approximation* [71] illustrated in the same figure will be used in the rest of the book. It assumes that the whole charge $Q_i$ is at the surface potential **Figure 3.6** Charge sheet approximation $\Psi_s$ . Thus, since there is no voltage drop across this thin charge sheet, the depletion charge $Q_b$ is controlled by $\Psi_s$ . Hence, it can be approximated by expression (3.18) for weak inversion (where $Q_i$ is really negligible): $$-Q_{\rm b} = \frac{\epsilon_{\rm si} U_{\rm T}}{L_{\rm D}} \sqrt{\frac{\Psi_{\rm s}}{U_{\rm T}}} = \Gamma_{\rm b} C_{\rm ox} \sqrt{\Psi_{\rm s}}, \tag{3.29}$$ where $\Gamma_{\rm b}$ is the substrate modulation factor, given by $$\Gamma_{\rm b} \triangleq \frac{\epsilon_{\rm si}}{L_{\rm D}C_{\rm ox}} \sqrt{U_{\rm T}} = \frac{\sqrt{2qN_{\rm b}\epsilon_{\rm si}}}{C_{\rm ox}}.$$ (3.30) #### 3.5 DENSITY OF MOBILE INVERTED CHARGE ### 3.5.1 Mobile Charge as a Function of Gate Voltage and Surface Potential The total charge density $Q_{\rm si}$ can be calculated from the field in the oxide by using relations (3.19) and (3.22), $$Q_{\rm si} = -C_{\rm ox}(V_{\rm G} - V_{\rm FB} - \Psi_{\rm s}),$$ (3.31) and, with the charge sheet approximation, the depletion charge $Q_b$ is given by (3.29). Although the inversion charge $Q_i$ cannot be explicitly obtained directly from (3.27), it can be expressed as their difference $$Q_{\rm i} = Q_{\rm si} - Q_{\rm b} = -C_{\rm ox}(V_{\rm G} - V_{\rm FB} - \Psi_{\rm s} - \Gamma_{\rm b}\sqrt{\Psi_{\rm s}}) = -C_{\rm ox}(V_{\rm G} - V_{\rm TB}),$$ (3.32) where $$V_{\rm TB} \triangleq V_{\rm FB} + \Psi_{\rm S} + \Gamma_{\rm b} \sqrt{\Psi_{\rm S}} \tag{3.33}$$ is the *threshold function*. This function of $\Psi_s$ that depends on the process through parameters $V_{\rm FB}$ and $\Gamma_{\rm b}$ is represented in Figure 3.7 for two extreme values of $\Gamma_{\rm b}$ . This function is nonlinear due to the contribution of $Q_b$ and its slope n > 1 is obtained by differentiation of (3.33): $$n \triangleq \frac{\mathrm{d}V_{\mathrm{TB}}}{\mathrm{d}\Psi_{\mathrm{s}}} = 1 + \frac{\Gamma_{\mathrm{b}}}{2\sqrt{\Psi_{\mathrm{s}}}}.\tag{3.34}$$ It is represented in Figure 3.8. As can be seen, n is a very slow function of $\Psi_s$ , especially since in normal situations, $\Psi_s$ is not lower than about $20U_T$ . Its maximum value thus ranges between 1.2 and 1.7, and it tends to 1 for very large values of $\Psi_s$ . Figure 3.7 Threshold function and inverted charge Now according to (3.32), the density of inverted charge $Q_i$ is proportional to the difference between the gate voltage and the threshold function, as illustrated in Figure 3.7. Hence, for $V_G$ constant, $$\frac{\mathrm{d}Q_{\mathrm{i}}/C_{\mathrm{ox}}}{\mathrm{d}\Psi_{\mathrm{s}}} = n. \tag{3.35}$$ For a given value of the gate voltage, the inverted charge becomes zero for a particular value $\Psi_P$ of the surface potential called *pinch-off (surface) potential*. It is directly related to the gate **Figure 3.8** Slope *n* of $V_{TB}(\Psi_s)$ voltage, as can be obtained by (3.32) for $Q_i = 0$ : $$V_{\rm G} = V_{\rm FB} + \Psi_{\rm P} + \Gamma_{\rm b} \sqrt{\Psi_{\rm P}}. \tag{3.36}$$ This function $V_G(\Psi_P)$ is identical to $V_{TB}(\Psi_s)$ given by (3.33), as can be confirmed by inspection of Figure 3.7. Solving (3.36) for $\Psi_P$ yields $$\Psi_{\rm P} \triangleq \Psi_{\rm S}(Q_{\rm i} = 0) = V_{\rm G} - V_{\rm FB} - \Gamma_{\rm b}^2 \left( \sqrt{\frac{V_{\rm G} - V_{\rm FB}}{\Gamma_{\rm b}^2} + \frac{1}{4}} - \frac{1}{2} \right).$$ (3.37) ### 3.5.2 Mobile Charge as a Function of Channel Voltage and Surface Potential The total charge in silicon, $Q_{\rm si}$ , can also be expressed by (3.17), in which $L_{\rm D}$ can be eliminated using (3.30). Furthermore, the function $F(\Psi, 2\Phi_{\rm F} + V)$ given by (3.16) can be simplified if the channel potential is sufficiently positive ( $\Psi_{\rm s} \gg U_{\rm T}$ ), the contribution of holes being negligible. With the charge sheet approximation, the depletion charge $Q_b$ is again given by (3.29). The inverted charge can then be expressed as $$Q_{\rm i} = Q_{\rm si} - Q_{\rm b} = -\Gamma_{\rm b} C_{\rm ox} \sqrt{U_{\rm T}} \left( \sqrt{\frac{\Psi_{\rm s}}{U_{\rm T}} + \exp{\frac{\Psi_{\rm s} - 2\Phi_{\rm F} - V}{U_{\rm T}}}} - \sqrt{\frac{\Psi_{\rm s}}{U_{\rm T}}} \right).$$ (3.38) #### 3.6 CHARGE-POTENTIAL LINEARIZATION #### 3.6.1 Linearization of $Q_i(\Psi_s)$ Since n is only slightly dependent on $\Psi_s$ , it will be considered constant, which amounts to a linearization of the mobile inverted charge $Q_i$ in function of the surface potential $\Psi_s$ [27]. Thus, although it is a (slow) function of $\Psi_s$ , n will become a *fixed device parameter called* the slope factor. It should be evaluated for the best coverage of the device operation range, as will be discussed in Section 3.6.4. The inverted charge $Q_i$ cannot be calculated from expression (3.32) or (3.38), since the surface potential $\Psi_s$ cannot be expressed analytically as a function of the gate voltage $V_G$ . Indeed, Figure 3.3 was obtained from equation (3.21) which cannot be inverted. However, the linearization of $Q_i(\Psi_s)$ by means of the constant slope factor n can be exploited to obtain an explicit solution, as will be explained below. This linearization is illustrated in Figure 3.9, which is just a qualitative replication of Figure 3.7. With the slope factor n constant, the surface potential is related to its pinch-off value $\Psi_P$ by $$Q_{\rm i} = nC_{\rm ox}(\Psi_{\rm s} - \Psi_{\rm p}) \quad \text{or} \quad \Psi_{\rm s} = \Psi_{\rm P} + \frac{Q_{\rm i}}{nC_{\rm ox}}.$$ (3.39) **Figure 3.9** Linearization of mobile inverted charge $Q_i$ with surface potential $\Psi_s$ This expression can be introduced in (3.38) to eliminate $\Psi_s$ [41]. Arranging the result to extract $\Psi_P - 2\Phi_F - V$ yields $$\frac{\Psi_{\rm P} - 2\Phi_{\rm F} - V}{U_{\rm T}} = \frac{-Q_{\rm i}}{nC_{\rm ox}U_{\rm T}} + \ln\left[\frac{-Q_{\rm i}}{\Gamma_{\rm b}C_{\rm ox}\sqrt{U_{\rm T}}}\left(\frac{-Q_{\rm i}}{\Gamma_{\rm b}C_{\rm ox}\sqrt{U_{\rm T}}} + 2\sqrt{\frac{Q_{\rm i}}{nC_{\rm ox}U_{\rm T}} + \frac{\Psi_{\rm P}}{U_{\rm T}}}\right)\right].$$ (3.40) This equation expresses a general relation between the density of inversion charge $Q_i$ and voltages V and $V_G$ (since $\Psi_P$ is a direct function of $V_G$ given by (3.37)). The inversion charge can be normalized by introducing a specific charge $Q_{ m spec}$ $$q_{\rm i} = Q_{\rm i}/Q_{\rm spec} \tag{3.41}$$ with $$Q_{\rm spec} \triangleq -2nU_{\rm T}C_{\rm ox}.\tag{3.42}$$ The negative sign in $Q_{\rm spec}$ takes care of the negative charge of electrons, whereas reasons for introducing the factor 2 will be explained later. Furthermore, voltages normalized to $U_{\rm T}$ will be represented by lowercase letters: $$\frac{V}{v} = \frac{\Psi}{\psi} = \frac{\Phi}{\phi} = \left(\frac{\Gamma_{\rm b}}{\gamma_{\rm b}}\right)^2 = U_{\rm T}.\tag{3.43}$$ Equation (3.40) then becomes $$2q_{i} + \ln q_{i} + \underbrace{\ln \left[ \frac{2n}{\gamma_{b}} \left( q_{i} \frac{2n}{\gamma_{b}} + 2\sqrt{\psi_{p} - 2q_{i}} \right) \right]}_{v_{t}} = \psi_{p} - 2\phi_{f} - v. \tag{3.44}$$ Due to the simplifications of the function $F(\Psi, 2\Phi_F + V)$ in (3.38), this expression is valid only for $\psi_p \gg 2q_i$ ( $\psi_p = 2q_i$ corresponds to $\psi_s = 0$ ). Figure 3.10 shows the variation with $q_i$ **Figure 3.10** Voltage shift $v_{\rm sh}$ in (3.44). of the term labeled $v_{\rm sh}$ (voltage shift) in (3.44) for various values of $\psi_{\rm p}$ and $\gamma_{\rm b}$ , and with the slope factor n defined by (3.34) evaluated at $\Psi_{\rm s} = \Psi_{\rm p}$ . As can be seen, even for extreme values of $\psi_p$ and $\gamma_b$ the variation of $v_{sh}$ with $q_i$ never exceeds unity. The terms in $q_i$ can therefore be neglected, and (3.44) simplifies to $$2q_{\rm i} + \ln q_{\rm i} + \underbrace{\ln \left(\frac{4n}{\gamma_{\rm b}}\sqrt{\psi_{\rm p}}\right)}_{v_{\rm th}} = \psi_{\rm p} - 2\phi_{\rm f} - v. \tag{3.45}$$ The remaining dependency of $v_{\rm sh}$ on $\psi_{\rm p}$ is very weak; hence, $v_{\rm sh}$ can be considered *constant* (evaluated for example at $\psi_{\rm p}=2\phi_{\rm f}$ ). Equation (3.45) constitutes a general normalized relation between the pinch-off potential $\Psi_P$ , the local channel voltage V, and the resulting local inversion charge density $Q_i$ . Since $\Psi_P$ is a direct function of the gate voltage $V_G$ given by (3.37), $Q_i(V_G, V)$ can be obtained by numerical computation. But $\Psi_P$ is a particular value of the surface potential that does not appear explicitly in the measurable characteristics of the transistor. It is therefore very useful for circuit applications to relate the inversion charge (and later the drain current) to a particular value of the channel voltage V called *pinch-off voltage* $V_P$ [72] and defined by $$v_{\rm p} \triangleq \frac{V_{\rm P}}{U_{\rm T}} \triangleq v(2q_{\rm i} + \ln q_{\rm i} = 0) = v(q_{\rm i} = 0.4263)$$ (3.46) or, by using (3.44), $$v_{\rm p} = \psi_{\rm p} - (2\phi_{\rm f} + v_{\rm sh}).$$ (3.47) Introducing this definition in (3.44) results in $$2q_{i} + \ln q_{i} = v_{p} - v. \tag{3.48}$$ This expression provides $v(q_i)$ , but it cannot be inverted analytically to provide a general expression of $q_i(v)$ . However, the two axes can be exchanged to represent $q_i(v)$ , as shown in Figure 3.11. Figure 3.11 Normalized inverted charge vs. channel voltage In weak inversion, $q_i \ll 1$ ; thus the linear term becomes negligible. The mobile inverted charge can be approximated by $$q_i = \exp(v_p - v)$$ (weak inversion). (3.49) In strong inversion, $q_i \gg 1$ ; thus the logarithmic term becomes negligible. The mobile inverted charge can be approximated by $$q_{\rm i} = \frac{v_{\rm p} - v}{2}$$ (strong inversion). (3.50) This approximation will be further discussed in Section 3.6.3. In moderate inversion, both terms contribute to the variation of mobile charge and neither approximation is valid. As expressed by (3.47) and shown by Figure 3.10, $\Psi_P - V_P$ is almost exactly constant. Hence by inspection of Figure 3.7, $$\frac{\mathrm{d}V_{\mathrm{G}}}{\mathrm{d}V_{\mathrm{P}}} = \frac{\mathrm{d}V_{\mathrm{G}}}{\mathrm{d}\Psi_{\mathrm{P}}} = n. \tag{3.51}$$ #### 3.6.2 Linearized Bulk Depletion Charge Q<sub>b</sub> Differentiating (3.29) and introducing (3.34) give $$\frac{\mathrm{d}Q_{\mathrm{b}}/C_{\mathrm{ox}}}{\mathrm{d}\Psi_{\mathrm{s}}} = 1 - n \tag{3.52}$$ as can be confirmed by inspection of Figure 3.7. Furthermore, its value $Q_{bP}$ at $\Psi_s = \Psi_P$ obtained from (3.29) is $$Q_{\rm bP} = -\Gamma_{\rm b}C_{\rm ox}\sqrt{\Psi_{\rm P}}.\tag{3.53}$$ Using the charge-potential linearization introduced in Section 3.6.1, $$Q_{\rm b} = Q_{\rm bP} + (1 - n)(\Psi_{\rm s} - \Psi_{\rm P})C_{\rm ox} = -\Gamma_{\rm b}C_{\rm ox}\sqrt{\Psi_{\rm P}} + (1 - n)(\Psi_{\rm s} - \Psi_{\rm P})C_{\rm ox}$$ (3.54) where the linearized expression (3.39) of $Q_i$ can be introduced to obtain in normalized values $$q_{\rm b} \triangleq \frac{Q_{\rm b}}{Q_{\rm spec}} = \frac{\gamma_{\rm b}\sqrt{\psi_{\rm p}}}{2n} - \frac{n-1}{n}q_{\rm i}. \tag{3.55}$$ #### 3.6.3 Strong Inversion Approximation As was pointed out at the end of Section 3.2, in strong inversion the surface potential $\Psi_s$ increases very slowly with the gate voltage $V_G$ , due to the very rapid increase of the total charge in silicon $Q_{si}$ . Thus, $\Psi_s$ can be assumed to be independent of $V_G$ , and approximated, in view of Figure 3.3, by $$\Psi_{\rm s} = \Psi_0 + V, \tag{3.56}$$ where $\Psi_0$ is a constant slightly larger than $2\Phi_F$ . Expression (3.32) of the inverted charge can then be rewritten as $$Q_{\rm i} = -C_{\rm ox}[V_{\rm G} - \underbrace{(V_{\rm FB} + \Psi_0 + V + \Gamma_{\rm b}\sqrt{\Psi_0 + V})}_{V_{\rm TB}}]. \tag{3.57}$$ The threshold function $V_{\text{TB}}(V)$ is identical to $V_{\text{TB}}(\Psi_s)$ of Figure 3.7, but shifted by $-\Psi_0$ , as shown in Figure 3.12(a). Figure 3.12 Strong inversion approximation of inverted charge For V = 0, $V_{\text{TB}}$ has the particular value $V_{\text{T0}}$ called equilibrium threshold voltage, or in short threshold voltage: $$V_{\text{T0}} \triangleq V_{\text{TB}}(V=0) = V_{\text{FB}} + \Psi_0 + \Gamma_b \sqrt{\Psi_0}.$$ (3.58) This bias-independent device parameter corresponds to the threshold voltage $V_T$ for $V_S = 0$ used in other models. Its precise value depends on the value chosen for $\Psi_0$ . Introducing (3.58) in (3.57) yields $$V_{\rm TB} = V_{\rm T0} + V + \Gamma_{\rm b} \left( \sqrt{\Psi_0 + V} - \sqrt{\Psi_0} \right). \tag{3.59}$$ According to its strong inversion approximation (3.50) derived from the general expression (3.48), the inverted charge would be zero when the channel voltage V reaches its pinch-off value $V_P$ defined by (3.46). Hence, $V_P$ can be obtained as the value of V corresponding to $V_{\rm TB} = V_{\rm G}$ , as illustrated in Figure 3.12(a). Indeed, inspection of this figure shows that $V_{\rm G}$ depends on $V_P$ exactly as $V_{TB}$ depends on V. Thus according to (3.59), $$V_{\rm G} = V_{\rm T0} + V_{\rm P} + \Gamma_{\rm b} \left( \sqrt{\Psi_0 + V_{\rm P}} - \sqrt{\Psi_0} \right),$$ (3.60) which can be inverted to provide $$V_{\rm P} = V_{\rm G} - V_{\rm T0} - \Gamma_{\rm b} \left[ \sqrt{V_{\rm G} - V_{\rm T0} + \left(\frac{\Gamma_{\rm b}}{2} + \sqrt{\Psi_{\rm 0}}\right)^2} - \left(\frac{\Gamma_{\rm b}}{2} + \sqrt{\Psi_{\rm 0}}\right) \right]. \tag{3.61}$$ The slope of $V_G(V_P)$ is still n defined by (3.34) since $$n = \frac{dV_{TB}}{d\Psi_s} = \frac{dV_{TB}}{dV} = \frac{dV_G}{dV_P} = 1 + \frac{\Gamma_b}{2\sqrt{\Psi_0 + V}}.$$ (3.62) It should be evaluated at a value of V that best covers the range of operation. Since n is almost constant with V, inspection of Figure 3.12(a) shows that instead of using equation (3.61) the pinch-off voltage can be approximated by $$V_{\rm P} \cong \frac{V_{\rm G} - V_{\rm T0}}{n}.\tag{3.63}$$ It also shows that, instead of using (3.57), the inverted charge can be approximated by $$\frac{-Q_{\rm i}}{C_{\rm ox}} = n(V_{\rm P} - V),\tag{3.64}$$ which corresponds to approximation (3.50). For a given value of the gate voltage $V_{\rm G}$ , the inverted charge can be plotted directly by first moving the V-axis to this value in the plot of Figure 3.12(a), and then vertically flipping around this axis to produce Figure 3.12(b). Changing $V_G$ shifts the curve vertically, resulting in a change of $V_P$ . Figure 3.13 Relative error of inverted charge in strong inversion approximation By introducing expression (3.58) of $V_{T0}$ into (3.61) and comparing the result with expression (3.37) of $\Psi_P$ , we obtain $$V_{\rm P} = \Psi_{\rm P} - \Psi_{\rm 0}. \tag{3.65}$$ Hence, according to (3.47) $$\psi_0 = \psi_p - v_p = 2\phi_f + v_{sh}$$ or $\Psi_0 = \Psi_p - V_p = 2\Phi_F + V_{sh}$ . (3.66) Inspection of Figure 3.10 shows that $v_{\rm sh}$ is almost constant, whereas Figure 3.3 shows that the surface potential keeps increasing slowly in strong inversion. This difference is due to the logarithmic term in (3.48), which has been neglected in approximation (3.50). It results in a difference $\Delta q_i$ of the inverted charge $q_i$ that is represented in relative values in Figure 3.13. As can be seen, the excess of charge obtained in the strong inversion approximation never exceeds 18%. Notice that although the threshold voltage $V_{T0}$ was introduced in the framework of this strong inversion approximation, it can *always* be used to relate $V_P$ to $V_G$ by equation (3.61) or by its approximation (3.63). #### 3.6.4 Evaluation of the Slope Factor As already stated in Section 3.6.1, the slope factor n defined by (3.34) should be evaluated to best fit the range of operation of the transistor. Inspection of Figure 3.9 shows that n would be best evaluated as the slope of the secant of the threshold function $V_{TB}$ between a particular value of surface potential $\Psi_s$ and its pinch-off value $\Psi_P$ . Indeed, the calculation of $Q_i$ by the linear relation (3.39) is then exact for the selected value of $\Psi_s$ . This slope can be obtained from expression (3.33) of $V_{TB}$ : $$n = n_{\text{opt}} = \frac{V_{\text{TB}}(\Psi_{\text{P}}) - V_{\text{TB}}(\Psi_{\text{S}})}{\Psi_{\text{P}} - \Psi_{\text{S}}} = 1 + \frac{\Gamma_{\text{b}}}{\sqrt{\Psi_{\text{P}}} + \sqrt{\Psi_{\text{S}}}}.$$ (3.67) In weak inversion, $Q_i$ is very small; therefore, $\Psi_s \cong \Psi_P$ , as can be seen in Figure 3.7. The secant merges with the tangent and slope n is obtained by introducing $\Psi_s = \Psi_P = \Psi_0 + V_P$ in (3.34) $$n = n_{\rm w} = 1 + \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm P}}} = 1 + \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm 0} + V_{\rm P}}}.$$ (3.68) Hence, the slope factor in weak inversion depends only on the gate voltage through V<sub>P</sub>. Moreover, it has a particular physical meaning. Indeed, since the inverted charge $Q_i$ is negligible with respect to the depletion charge $Q_b$ , inspection of Figure 3.7 shows that the slope factor can be expressed as $$n = \frac{\mathrm{d}V_{\mathrm{G}}}{\mathrm{d}\Psi_{\mathrm{s}}} \qquad \text{(weak inversion only)}. \tag{3.69}$$ The surface potential follows almost linearly the gate voltage variations, but with an attenuation by factor n. This attenuation is produced by a capacitive divider made of the oxide capacitance $C_{\rm ox}$ and the surface depletion capacitance $C_{\rm d}=-{\rm d}Q_{\rm b}/{\rm d}\Psi_{\rm s}$ . Hence, $$n = n_{\rm w} = \frac{C_{\rm ox} + C_{\rm d}}{C_{\rm ox}}$$ (weak inversion only). (3.70) This series connection of $C_{ox}$ and $C_{d}$ reduces the gate capacitance to $$\frac{C_{\rm g}}{C_{\rm ox}} = \frac{C_{\rm d}}{C_{\rm ox} + C_{\rm d}} = 1 - \frac{1}{n_{\rm w}}.$$ (3.71) Hence, $1/n_w$ can be identified on Figure 3.4 as the depth of the dip of the $C_g(V_G)$ curve, as shown in Figure 3.14. If the whole channel is in weak inversion (see Section 4.4.5), then the surface potential $\Psi_{\rm s}$ is constant along the channel, since it depends only on $V_{\rm G}$ , as shown by Figure 3.3. It is smaller than the lowest value of $2\Phi_F + V$ , which is normally $2\Phi_F + V_S$ . Thus the minimum value of the slope factor (max of 1/n), which occurs at the minimum of the $C_g(V_G)$ curve, can be expressed as $$n = n_{\text{w min}} \cong 1 + \frac{\Gamma_{\text{b}}}{2\sqrt{2\Phi_{\text{F}} + V_{\text{S}}}}.$$ (3.72) The surface potential cannot be much lower than this upper limit, since the inversion charge decreases exponentially and would rapidly become so small that the transistor would be blocked. Hence, $n_w$ is usually not much larger than its minimum value $n_{w \text{ min}}$ given above. **Figure 3.14** Value of the slope factor n in weak inversion Figure 3.15 Possible evaluations of slope n in strong inversion (nonlinearity of $V_{TB}(V)$ strongly exaggerated) In strong inversion, evaluating the slope at pinch-off $(n = n_w)$ results in a too small value, as illustrated in Figure 3.15, where the nonlinearity has been strongly exaggerated. Another possibility is to evaluate it at V = 0 ( $\Psi_s = \Psi_0$ ), resulting in [17] $$n = n_0 = 1 + \frac{\Gamma_b}{2\sqrt{\Psi_0}}. (3.73)$$ This evaluation is independent of any bias voltage and can thus be used as a first approximation, but it is overestimated as shown in Figure 3.15. The same figure shows that a better solution would be to use the slope of the secant from V=0 to $V=V_P$ , obtained by introducing $\Psi_P=\Psi_0+V_P$ and $\Psi_s=\Psi_0$ in (3.67), $$n = n_{\text{sec}} = 1 + \frac{\Gamma_{\text{b}}}{\sqrt{\Psi_0 + V_{\text{P}}} + \sqrt{\Psi_0}},$$ (3.74) or to evaluate the slope (3.34) at $\Psi_{\rm s} = \Psi_0 + V_{\rm P}/2$ , $$n = n_{\rm s} = 1 + \frac{\Gamma_{\rm b}}{\sqrt{\Psi_0 + V_{\rm P}/2}},$$ (3.75) which gives a slightly lower value. According to (3.66), the value of $\Psi_0 - 2\Phi_F$ is just a few $U_T$ . Hence, $\Psi_0$ can be replaced by $2\Phi_F$ in the above evaluations of n, without much affecting the result. It must be pointed out again that the dependency of n on bias voltages is very weak, the main dependency being on $V_G$ . Thus the error produced by a nonoptimum evaluation is probably within the spreading range of the various process parameters. However, this slight difference might be a cause of mismatch between devices at different bias conditions, especially at different values of the gate voltage. #### 3.6.5 Compact Model Parameters Equation (3.48) describes the general charge–voltage relationship for a long-channel transistor. This equation is dimensionless and uses normalized variables. Only *three model parameters* and one physical parameter are needed to obtain from it the relation between applied voltages $V_G$ and V, and the resulting inverted charge density $Q_i$ . The physical parameter, used to normalize all voltages in the dimensionless equation is $U_T$ . The following are the three device parameters: - 1. *The slope factor n* defined in Figure 3.7 and by equation (3.34). This parameter was further discussed in Section 3.6.4. - 2. The threshold voltage $V_{T0}$ defined in Figure 3.12 and by equations (3.58) and (3.66). It is very slightly dependent on $V_G$ through $\Psi_p$ (see Figure 3.10), but can be considered bias independent in practice. These first two parameters relate the gate voltage $V_G$ to the pinch-off voltage $V_P$ according to (3.63). 3. The oxide capacitance per unit area $C_{\rm ox}$ . It is combined with n and $U_{\rm T}$ to obtain the specific charge $Q_{\rm spec}$ defined by (3.42) and is used to normalize the charge density. Introducing these parameters in (3.48) provides the nonnormalized general charge–voltage relation: $$\frac{-Q_{\rm i}}{C_{\rm ox}} + nU_{\rm T} \ln \frac{-Q_{\rm i}}{2nC_{\rm ox}U_{\rm T}} = V_{\rm G} - V_{\rm T0} - nV. \tag{3.76}$$ We can see that $U_T$ plays an important role in weak inversion where the logarithmic term dominates. This role disappears in strong inversion when the logarithmic term becomes negligible. ## **4** Static Drain Current In this chapter, the model of the static current–voltage characteristics of the transistor is derived. In Section 4.1, the drain current $I_D$ is shown to be directly related to the charge–voltage relation established in the previous chapter. Section 4.2 introduces the important concept of forward and reverse components of $I_D$ , and Section 4.3 defines the various modes of operation of the transistor. Section 4.4 details the derivation of the drain current for all current levels from the linearized charge model, with its approximations in strong and weak inversion. Section 4.5 is dedicated to a fundamental property of the transistor that facilitates its modeling and opens interesting circuit approaches through the concept of pseudo-resistor. Finally, Section 4.6 introduces a first approximation of the channel length modulation phenomenon, which limits the output resistance in saturation. #### 4.1 DRAIN CURRENT EXPRESSION When the source and drain voltages are different, electrons of density $n_p$ forming the mobile inverted charge $Q_i$ move by a combination of drift and diffusion, resulting in a drain current $I_D$ defined in Figure 2.1. For the long channel considered here, all elementary flows of current are along the x-axis with a local current density in this direction given by [67] $$J_{\rm n} = \mu q \left( \underbrace{-n_{\rm p} \frac{\mathrm{d}\Psi}{\mathrm{d}x}}_{\text{drift}} + \underbrace{U_{\rm T} \frac{\mathrm{d}n_{\rm p}}{\mathrm{d}x}}_{\text{diffusion}} \right), \tag{4.1}$$ where $\mu$ is the equivalent mobility of electrons in the channel. The first term is the drift component of the current, proportional to the longitudinal electric field $-d\Psi/dx$ . The second term is the diffusion component, proportional to the gradient of charge concentration $dn_p/dx$ . With the charge sheet approximation, integration in the vertical direction (z-axis) is obtained by replacing $qn_p$ by $-Q_i$ . Moreover, if the channel is sufficiently wide, integration along the y-axis is simply a multiplication by width W. Thus [1], $$I_{\rm D} = \mu W \left( \underbrace{-Q_{\rm i} \frac{\mathrm{d}\Psi_{\rm s}}{\mathrm{d}x}}_{\text{drift}} + \underbrace{U_{\rm T} \frac{\mathrm{d}Q_{\rm i}}{\mathrm{d}x}}_{\text{diffusion}} \right), \tag{4.2}$$ Since the whole charge $Q_i$ of electrons is assumed to be concentrated at the surface, the concentration of electrons (3.5) can be replaced by $$Q_{\rm i} \propto \exp \frac{\Psi_{\rm s} - \Phi_{\rm F} - V}{U_{\rm T}}.\tag{4.3}$$ Therefore $$\frac{\mathrm{d}Q_{\mathrm{i}}}{\mathrm{d}x} = \frac{Q_{\mathrm{i}}}{U_{\mathrm{T}}} \left( \frac{\mathrm{d}\Psi_{\mathrm{s}}}{\mathrm{d}x} - \frac{\mathrm{d}V}{\mathrm{d}x} \right),\tag{4.4}$$ which when introduced in (4.2) yields $$I_{\rm D} = \mu W(-Q_{\rm i}) \frac{\mathrm{d}V}{\mathrm{d}x}.\tag{4.5}$$ This expression includes the drift and the diffusion components and shows that the overall current is proportional to the gradient of channel voltage V (which is a quasi-Fermi potential, as discussed in Section 2.1). Now, since the current is constant along the channel, (4.5) can be integrated from source to drain: $$I_{\rm D} \int_0^L \mathrm{d}x = \int_{V_{\rm S}}^{V_{\rm D}} \mu W(-Q_{\rm i}) \mathrm{d}V. \tag{4.6}$$ In this basic model, mobility $\mu$ and channel width W are assumed to be constant. The dependency of $\mu$ on the vertical field $E_{zs}$ and the horizontal field $E_x$ will be introduced in Part II. The effect of a possible variable channel width will be discussed in Section 4.5.2. Since only $Q_i$ changes along the channel, equation (4.6) becomes $$I_{\rm D} = \beta \int_{V_{\rm S}}^{V_{\rm D}} \frac{-Q_{\rm i}}{C_{\rm ox}} \,\mathrm{d}V,\tag{4.7}$$ where $$\beta \triangleq \mu C_{\text{ox}} \frac{W}{L} \tag{4.8}$$ is the transfer parameter of the transistor depending on the width over length ratio of the channel. Equation (4.7) is a very interesting result, since it shows that the drain current can be obtained directly from the $Q_i(V)$ as is illustrated in Figure 4.1. This result is independent of **Figure 4.1** Drain current according to (4.7) the shape of $Q_i(V)$ . It is valid for all values of the source and drain voltages, including those larger than the pinch-off voltage $V_P$ , for which the inverted charge is very small. As established in Chapter 3, a variation of the gate voltage $V_G$ shifts vertically the whole strong inversion part of the curve by the same amount, whereas the weak inversion part is shifted horizontally to follow the variation of $V_P$ . #### 4.2 FORWARD AND REVERSE CURRENT COMPONENTS Since the mobile charge $Q_i$ tends to zero for V tending to infinity, the integral (4.7) can be rewritten as $$I_{\rm D} = \underbrace{\beta \int_{V_{\rm S}}^{\infty} \frac{-Q_{\rm i}}{C_{\rm ox}} \, dV}_{\text{forward current } I_{\rm F}} - \underbrace{\beta \int_{V_{\rm D}}^{\infty} \frac{-Q_{\rm i}}{C_{\rm ox}} \, dV}_{\text{reverse current } I_{\rm R}} = I_{\rm F} - I_{\rm R}. \tag{4.9}$$ The drain current can thus be expressed as the difference between a *forward current* $I_F$ and a *reverse current* $I_R$ , as illustrated in Figure 4.2. $I_F$ depends on $V_G$ and $V_S$ , but *not on* $V_D$ , whereas $I_R$ depends on $V_G$ and $V_D$ , but *not on* $V_S$ . Furthermore, according to (4.9), $I_F(V_S) \equiv I_R(V_D)$ : $I_F$ and $I_R$ are indeed two values of the same function of V. Thus, the drain current is the *superposition* of *independent* and *symmetrical* effects of the source and drain voltages. This is a *property* of MOS transistors that is *independent of the shape of* $Q_i(V)$ [73]. Its limits of validity will be discussed in Section 4.5. Figure 4.2 Decomposition of the drain current into forward and reverse components #### 4.3 MODES OF OPERATION With the bias situation illustrated in Figure 4.1, both $V_S$ and $V_D$ are in the section of the $Q_i(V)$ characteristics corresponding to strong inversion. The channel is strongly inverted from source to drain and the transistor is said to be in *linear* mode. This terminology refers to the fact that the drain current is a linear function of the gate voltage, as will be shown in Section 4.4.4. Alternative appellations are *nonsaturation mode* [1] (meaning that the drain current keeps increasing with the drain voltage) and *triode mode* (referring to the nonsaturating output characteristics of the old triode vacuum tube). In French, this mode is called *conduction* [17], and this terminology has been previously used in some of the authors' publications. If the drain voltage $V_D$ is increased above the pinch-off voltage $V_P$ , then the current does not increase significantly anymore: the transistor is still in strong inversion, but in *forward saturation*. Forward saturation can be characterized by the fact that the reverse current becomes negligible compared to the forward current: in (forward) saturation: $$I_R \ll I_F$$ thus $I_D = I_F$ . (4.10) It can be noticed that the negligible reverse component is in fact in weak inversion, as is the drain end of the channel. Now, if both $V_D$ and $V_S$ are larger than $V_P$ , then the whole channel is weakly inverted, and the transistor is said to be in *weak inversion* mode. These various modes of operation are summarized in Figure 4.3 that represents the $V_S$ , $V_D$ plane for a given positive value of $V_P$ (thus for a given value of $V_G > V_{T0}$ ). The part of the plane above the $V_D = V_S$ line corresponds to the forward modes described above, for which $I_D > 0$ . The other half of the plane corresponds to the reverse modes, with $V_S > V_D$ ; therefore, $I_D < 0$ . It includes reverse saturation with in reverse saturation: $$I_F \ll I_R$$ thus $I_D = -I_R$ (4.11) In forward strong inversion, the transistor enters saturation for $V_D > V_P$ ; thus, the source to drain voltage necessary for saturation is $$V_{\rm DSsat} = V_{\rm P} - V_{\rm S}$$ (in strong inversion). (4.12) Figure 4.3 Modes of operation of a MOS transistor This saturation voltage is also represented in the figure. It decreases when $V_S$ approaches $V_P$ . However, it never reaches zero since (4.12) is no longer valid close to or in weak inversion. In weak inversion, the mobile charge, and thus the two components of current, decrease exponentially with $V_S/U_T$ and $V_D/U_T$ . This mode can be obtained even for zero value of source voltage if the pinch-off voltage $V_P$ is made negative. According to (3.63), this is obtained when $V_G < V_{T0}$ , hence the alternative appellation of *subthreshold* mode of operation. When the larger of $I_F$ or $I_R$ becomes sufficiently small, the transistor is considered to be blocked. It must be reminded that, although $V_P$ is used as the limit between strong and weak inversion in Figure 4.3, the transition is progressive through a range of *moderate inversion*, where all terms of relation (3.48) are significant. According to the definitions of positive voltages in Figure 2.1, the source and drain junctions are reverse biased in the first quadrant represented in Figure 4.3. Both $V_{\rm S}$ and $V_{\rm D}$ can be slightly negative without qualitatively changing the modes of operation described above. However, if these negative values exceed a few hundreds of millivolts, the forward-biased junctions inject minority carriers (electrons for the N-channel transistor) in the local substrate. A parasitic bipolar transistor is superimposed on the MOS transistor. This bipolar mode of operation can be usefully exploited if MOS operation is blocked by applying a negative gate voltage [68,74]. ### 4.4 MODEL OF DRAIN CURRENT BASED ON CHARGE LINEARIZATION #### 4.4.1 Expression Valid for All Levels of Inversion By normalizing the charge and voltages according to (3.41) and (3.43), the general drain current (4.7) expression becomes $$I_{\rm D} = I_{\rm spec} \int_{v_{\rm c}}^{v_{\rm d}} q_{\rm i} \, \mathrm{d}v, \tag{4.13}$$ where $I_{\text{spec}}$ is the *specific current* of the transistor defined by $$I_{\text{spec}} \stackrel{\triangle}{=} \mu U_{\text{T}} \frac{W}{L} (-Q_{\text{spec}}) = 2n\mu C_{\text{ox}} \frac{W}{L} U_{\text{T}}^2 = 2n\beta U_{\text{T}}^2. \tag{4.14}$$ All currents can be normalized to this specific current according to $$\frac{I_{\rm D}}{i_{\rm d}} = \frac{I_{\rm F}}{i_{\rm f}} = \frac{I_{\rm R}}{i_{\rm r}} = I_{\rm spec}.$$ (4.15) The normalized values of drain current $I_D$ , forward current $I_F$ , and reverse current $I_R$ defined by (4.9) can then be expressed as $$i_{\rm d} = \int_{v_{\rm s}}^{v_{\rm d}} q_{\rm i} \, \mathrm{d}v, \qquad i_{\rm f} = \int_{v_{\rm s}}^{\infty} q_{\rm i} \, \mathrm{d}v, \quad \text{and} \quad i_{\rm r} = \int_{v_{\rm d}}^{\infty} q_{\rm i} \, \mathrm{d}v.$$ (4.16) Figure 4.4 Normalized charge after linearization with surface potential, and resulting drain current An analytic expression relating the channel voltage and the inverted charge was derived in Chapter 3 (equation (3.48); Figure 3.11) based on the linearization of $Q_i(\Psi_s)$ by means of the slope factor n. It is represented again in Figure 4.4 with the drain current shown according to (4.16). The particular values of the source and drain voltages correspond to the linear mode. From (3.48), the element of channel voltage dv can be expressed as $$dv = -(2 + 1/q_i) dq_i, (4.17)$$ which when introduced in (4.16) yields $$i_{f,r} = \int_0^{q_{s,d}} (2q_i + 1) \, \mathrm{d}q_i = q_{s,d}^2 + q_{s,d} \tag{4.18}$$ where $q_{s,d}$ is the value of normalized charge density $q_i$ at the source or at the drain end of the channel. The normalized forward or reverse component of drain current is thus given by $$i_{\rm f,r} = q_{\rm s,d}^2 + q_{\rm s,d}. (4.19)$$ It should be reminded that this result was obtained by integrating the $Q_i(V)$ function for its particular expression obtained by linearizing $Q_i(\Psi_s)$ according to (3.35). It is a very simple expression, thanks to the factor 2 included in the definitions of $Q_{\text{spec}}$ (3.42) and $I_{\text{spec}}$ (4.14). An alternative approach is possible by introducing the same linearization to eliminate the surface potential $\Psi_s$ from the original drain current expression (4.2), resulting in $$I_{\rm D} = \mu W \left( \frac{-Q_{\rm i}}{n C_{\rm ox}} + U_{\rm T} \right) \frac{\mathrm{d}Q_{\rm i}}{\mathrm{d}x},\tag{4.20}$$ or, by normalizing the charge and the current according to (3.41) and (4.15), and the position x along the channel by $\xi = x/L$ , $$i_{\rm d} = -(2q_{\rm i} + 1) \frac{\mathrm{d}q_i}{\mathrm{d}\varepsilon}.\tag{4.21}$$ Integration along the channel ( $\xi = 0$ to 1) then yields $$i_{\rm d} = \int_{q_{\rm s}}^{q_{\rm d}} -(2q_{\rm i} + 1) \, \mathrm{d}q_{\rm i} = (q_{\rm s}^2 + q_{\rm s}) - (q_{\rm d}^2 + q_{\rm d}) = i_{\rm f} - i_{\rm r}. \tag{4.22}$$ where $i_f$ and $i_r$ are given by (4.19). **Figure 4.5** Normalized forward or reverse current: (a) from charge model (4.25); (b) strong inversion approximation (4.29); (c) weak inversion approximation (4.33); (d) from the interpolation formula (4.39) between weak and strong inversion approximations Now, equation (4.19) can be associated with (3.48) applied at the source or at the drain end of the channel $$v_{p} - v_{s,d} = 2q_{s,d} + \ln q_{s,d} \tag{4.23}$$ to obtain the relation between drain current components $i_{f,r}$ and bias voltages $v_p - v_{s,d}$ in a parametric form. The parameter $(q_{s,d})$ can be expressed by inverting (4.19): $$q_{\rm s,d} = \frac{\sqrt{1 + 4i_{\rm f,r}} - 1}{2}.\tag{4.24}$$ It can then be inserted in (4.23), which yields $$v_{\rm p} - v_{\rm s,d} = \sqrt{1 + 4i_{\rm f,r}} + \ln\left(\sqrt{1 + 4i_{\rm f,r}} - 1\right) - (1 + \ln 2).$$ (4.25) This general expression cannot be inverted to provide $i_{f,r}$ as a function of $v_{s,d}$ , but it can be plotted as shown in Figure 4.5 (curve a). #### 4.4.2 Compact Model Parameters Equation (4.25) describes the general current–voltage relationship for a long-channel transistor. It is continuously valid from weak to strong inversion. Only three model parameters and one physical parameter are needed to obtain from this dimensionless equation the relation between bias voltages $V_G$ and $V_{S,D}$ , and the resulting current component $I_{F,R}$ . The physical parameter is $U_T$ . It is used to normalize all voltages in the dimensionless equation. #### 40 STATIC DRAIN CURRENT The three device parameters are: - The slope factor n defined in Figure 3.7 and by equation (3.34). This parameter was further discussed in Section 3.6.4. - 2. The threshold voltage $V_{T0}$ defined in Fig (3.12) and by equations (3.58) and (3.66). It is very slightly dependent on $V_G$ through $\psi_p$ (see Figure 3.10), but can be considered bias independent in practice. These first two parameters relate the gate voltage $V_{\rm G}$ to the pinch-off voltage $V_{\rm P}$ according to (3.63). They were already introduced to obtain the charge–voltage relationship in Chapter 3. 3. The transfer parameter $\beta$ . It is combined with n and $U_T$ to obtain the specific current $I_{\text{spec}}$ defined by equation (4.14) and is used to normalize components $I_F$ and $I_R$ of the drain current. The drain current in all the modes of operation of the transistor identified in Figure 4.3 can be obtained by subtracting $I_R(V_D, V_G)$ from $I_F(V_S, V_G)$ according to (4.9). However, these two components of the drain current cannot be obtained analytically from (4.25) since this expression cannot be inverted. This is the reason for the approximative curve d of Figure 4.5, which will be introduced in Section 4.4.6. #### 4.4.3 Inversion Coefficient In equation (4.25), the first term that corresponds to strong inversion dominates for $i_{\rm f,r}\gg 1$ , whereas the second term corresponding to weak inversion dominates for $i_{\rm f,r}\ll 1$ . Thus, the specific current $I_{\rm spec}$ can be used to characterize the current level at which $I_{\rm F}$ or $I_{\rm R}$ changes from weak to strong inversion. The level of inversion of the whole transistor can then be characterized by an *inversion coefficient IC* defined by $$IC = \max(i_f = I_F/I_{\text{spec}}, i_r = I_R/I_{\text{spec}}),$$ (4.26) and the diagram of Figure 4.3 can be replaced by that of Figure 4.6. Figure 4.6 Modes of operation characterized by current levels Again, although IC = 1 is used in this diagram as the limit between weak and strong inversion, the transition is progressive through a zone of moderate inversion. Hence the transistor operates in - weak inversion for $IC \ll 1$ ; - strong inversion for $IC \gg 1$ ; and - moderate inversion for $IC \cong 1$ . The width of this zone is not precisely defined. It must be extended until the weak or strong inversion approximation is sufficient to reach the expected accuracy (see Figures 4.7 and 4.10). The notion of inversion coefficient is qualitatively equivalent to that of gate voltage overhead $$V_{\rm G} - V_{\rm T0} - nV_{\rm S} = V_{\rm GS} - (V_{\rm T0} + (n-1)V_{\rm S}) = n(V_{\rm P} - V_{\rm S})$$ (4.27) to characterize the level of inversion. However the latter is not very convenient in moderate or weak inversion where a small variation of voltage produces a large variation of current. Moreover, the gate voltage overhead becomes negative in weak inversion. #### 4.4.4 Approximation of the Drain Current in Strong Inversion As established in Section 3.6.3, the inverted charge in strong inversion can be approximated by the linear function of $V_P - V$ described by equation (3.64). The corresponding forward and reverse components of the drain current are obtained by introducing this expression in integral (4.9) as illustrated in Figure 4.7(a), which yields $$I_{\rm F,R} = \frac{\beta n}{2} (V_{\rm P} - V_{\rm S,D})^2 \quad \text{for} \quad V_{\rm P} - V_{\rm S,D} \gg U_{\rm T}$$ (4.28) or, with normalized voltages and currents $$i_{\rm f,r} = \left(\frac{v_{\rm p} - v_{\rm s,d}}{2}\right)^2$$ or $v_{\rm p} - v_{\rm s,d} = 2\sqrt{i_{\rm f,r}}$ . (4.29) Figure 4.7 Strong inversion approximation: (a) calculation of current; (b) relative error Figure 4.8 Characteristics in strong inversion: (a) gate-to-drain transfer characteristics; (b) output characteristics It can be verified that, for $i_{\rm f,r} \gg 1$ , the general expression (4.25) of $v_{\rm p} - v_{\rm s,d}$ tends toward (4.29). However, since approximation (3.50) of the mobile charge was resulting in an excess of charge, (4.28) and (4.29) result in an excess of current that is hardly visible in Figure 4.5. This error is explicitly represented in Figure 4.7(b), which shows that the excess of current in strong inversion never exceeds 14%. The current in *linear mode* can be expressed by introducing the approximation (3.63) of $V_P(V_G)$ in (4.28) and by subtracting $I_R$ from $I_F$ : $$I_{\rm D} = \frac{\beta}{2n} [\underbrace{(V_{\rm G} - V_{\rm T0} - nV_{\rm S})^2}_{\text{forward}} - \underbrace{(V_{\rm G} - V_{\rm T0} - nV_{\rm D})^2}_{\text{reverse}}]$$ $$= \beta (V_{\rm D} - V_{\rm S}) [V_{\rm G} - V_{\rm T0} - \frac{n}{2} (V_{\rm D} + V_{\rm S})]. \tag{4.30}$$ The drain current is indeed a linear function of the gate voltage (with an offset $V_{T0} + n(V_D + V_S)/2$ ), because it is the difference of two identical square laws shifted by $n(V_D - V_S)$ , as illustrated in Figure 4.8(a). If the gate voltage is reduced below $V_{T0} + nV_D$ (corresponding to $V_D > V_P$ ), then the reverse current becomes negligible and the transistor is in *forward saturation* with $I_D = I_F$ given by $$I_{\rm D} = \frac{\beta n}{2} (V_{\rm P} - V_{\rm S})^2 = \frac{\beta n}{2} V_{\rm DSsat}^2 = \frac{\beta}{2n} (V_{\rm G} - V_{\rm T0} - nV_{\rm S})^2.$$ (4.31) The drain current is a square law function of the gate voltage and is, as expected, independent of the drain voltage. Combining the second expression of this saturation current with definitions (4.26) and (4.14) provides the relation between saturation voltage and inversion coefficient *IC* in strong inversion: $$IC = \left(\frac{V_{\rm P} - V_{\rm S}}{2U_{\rm T}}\right)^2 = \left(\frac{V_{\rm DSsat}}{2U_{\rm T}}\right)^2$$ (strong inversion only). (4.32) If the gate voltage is further reduced below $V_{T0} + nV_S$ (corresponding to $V_S > V_P$ ), then the forward mode becomes zero and the transistor is blocked in this approximation. #### 4.4.5 Approximation of the Drain Current in Weak Inversion As established in Section 3.5, the inverted charge in weak inversion can be approximated by the exponential function of $V_P - V$ described by equation (3.49). The corresponding forward and reverse components of drain current are obtained by introducing this expression in integral (4.16) which yields $$i_{f,r} = \exp(v_p - v_{s,d})$$ or $v_p - v_{s,d} = \ln i_{f,r}$ . (4.33) It can be verified that the second form of (4.33) is the asymptotic value of $v_p - v_{s,d}$ given by the general current expression (4.25) for $i_{f,r} \ll 1$ . For nonnormalized variables, (4.33) becomes $$I_{\rm F,R} = I_{\rm spec} \exp \frac{V_{\rm P} - V_{\rm S,D}}{U_{\rm T}}.$$ (4.34) It should be pointed out that (unlike what is suggested by Figure 4.1) weak inversion is usually obtained by applying a value of gate voltage $V_G$ smaller than the threshold $V_{T0}$ , hence the alternative appellation of "subthreshold" for this mode of operation. The pinch-off voltage $V_P$ then becomes negative, as illustrated in Figure 4.9, and weak inversion is already reached for $V_S = 0$ . The same figure shows that the approximation is valid only for $V - V_P \gg U_T$ , and hence for $I_{F,R} \ll I_{spec}$ . It yields an excess of current, which can be calculated by comparing (4.33) with (4.25). This error represented in Figure 4.10 is already about 10% for $I_{F,R}/I_{spec} = 0.1$ . The drain current equation is obtained by introducing approximation (3.63) of $V_P(V_G)$ in (4.34) and by subtracting $I_R$ from $I_F$ : $$I_{\rm D} = I_{\rm spec} \exp \frac{V_{\rm G} - V_{\rm T0}}{nU_{\rm T}} \left( \exp \frac{-V_{\rm S}}{U_{\rm T}} - \exp \frac{-V_{\rm D}}{U_{\rm T}} \right) \quad \text{for} \quad IC \ll 1, \tag{4.35}$$ where the first and the second term in the parentheses are the distinctive parts of $I_F$ and $I_R$ , respectively. This equation is valid as long as the inversion coefficient IC defined by (4.26) is sufficiently smaller than unity. This expression can also be obtained from expression (4.19) of the components of the drain current, where the square term becomes negligible for $q_{s,d} \ll 1$ . Returning to denormalized Figure 4.9 Weak inversion approximation Figure 4.10 Relative excess of current in weak inversion approximation charge $Q_{iS}$ and $Q_{iD}$ at the source and drain ends of the channel defined by (3.41) results in $$I_{\rm D} = I_{\rm F} - I_{\rm R} = \frac{I_{\rm spec}}{Q_{\rm spec}} (Q_{\rm iS} - Q_{\rm iD}) = \mu W U_{\rm T} \underbrace{\frac{Q_{\rm iD} - Q_{\rm iS}}{L}}_{{\rm d}Q_{\rm i}/{\rm d}x}.$$ (4.36) in which expression (3.49) of the mobile charge can be used to replace $Q_{iS}$ and $Q_{iD}$ , and ends up with (4.35). The comparison of equation (4.36) with (4.2) shows that it is a current carried only by diffusion. Indeed, according to Figure 3.3, the surface potential in weak inversion depends only on the gate voltage and is therefore constant along the channel. Thus, the current in weak inversion can only be carried by diffusion. The current carriers (in this case electrons) are *locally majority carriers*, since the holes have been repelled away from the surface. The channel length can thus be much longer than the diffusion length of minority carriers deep in the substrate. As discussed in Section 3.6.4, in weak inversion the slope factor n represents the attenuation of the capacitive divider formed by $C_{\rm ox}$ and the surface depletion capacitor $C_{\rm d}$ . Its value can be evaluated as $n_{w \, \rm min}$ given by (3.72). The dependency of the drain current on the three control voltages expressed by equation (4.35) is illustrated in Figure 4.11. The drain current saturates to its forward value $I_F$ as soon as the drain voltage exceeds the source voltage by $3U_T$ to $5U_T$ , as illustrated by the output characteristics. The output saturation voltage $V_{DS \, sat}$ , which is given by equation (4.12) in strong inversion, is progressively reduced as the inversion coefficient is decreased by reducing $V_P - V_S$ , but it is limited to the minimum **Figure 4.11** Characteristics in weak inversion: (a) output characteristics; (b) transfer from gate; (c) transfer from source obtained in weak inversion: $$V_{\text{DS sat}} = V_{\text{DS sat min}} = 3 U_{\text{T}} \text{ to } 5 U_{\text{T}} \text{ (weak inversion)}.$$ (4.37) If $V_G = V_S = 0$ , the saturation current ( $I_F$ in forward mode) is reduced to $$I_{\rm D0} \triangleq I_{\rm spec} \exp \frac{-V_{\rm T0}}{nU_{\rm T}}.\tag{4.38}$$ In digital CMOS circuits, this is the residual channel current of "off" transistors, which is responsible for their DC current consumption. According to equation (4.35), the transfer characteristics from the gate are exponential, corresponding to straight lines with slope 1/n in the normalized values used in the semilog plot of Figure 4.11(b). In saturation, if $V_S$ is increased by some amount $\Delta V_S$ , $V_G$ must be increased by $n\Delta V_S$ to recover the same drain current, corresponding to a right shift of the characteristics. Furthermore, since according to (3.72) n decreases slightly for $V_S$ increasing, the shifted line is slightly steeper. The transfer characteristics from the source are also exponential in saturation, but without slope factor n. Thus, they correspond to straight lines of slope 1 in the normalized semilog plot of Figure 4.11(c). This exponential behavior is very similar to that of a bipolar transistor in active mode, the base–emitter voltage $V_{\rm BE}$ being replaced by $-V_{\rm S}$ . Indeed, according to equation (3.49), the mobile charge $Q_{\rm iS}$ at the source end of the channel depends exponentially on the source voltage $-V_{\rm S}$ , and the saturation current $I_{\rm F}$ is a linear function of this charge. Similarly, in a bipolar transistor, the density of minority carriers at the emitter side of the base depends exponentially on $V_{\rm BE}$ , and the collector current is a linear function of this density. But contrary to the bipolar, the junction is normally reverse biased. Hence, there is no carrier injection into the local substrate. #### 4.4.6 Alternative Continuous Models As already pointed out, the general expression (4.25) relating the control voltages $(v_p, v_s, and v_d)$ and the two components of the drain current $(i_f \text{ and } i_r)$ cannot be analytically inverted to calculate currents from voltages. It is therefore useful to introduce an approximative expression that continuously interpolates the current behavior between weak and strong inversion. One possibility is the simple following expression [19]: $$i_{f,r} = \ln^2 \left[ 1 + \exp \frac{v_p - v_{s,d}}{2} \right] \quad \text{or} \quad v_p - v_{s,d} = 2 \ln \left( e^{\sqrt{i_{f,r}}} - 1 \right).$$ (4.39) This expression is plotted in Figure 4.5 (curve d) for comparison with the exact expression (4.25). It can be verified that this continuous approximation tends asymptotically to the strong inversion approximation (4.29) for $v_p - v_{s,d} \gg 1$ , and to the weak inversion approximation (4.33) for $v_p - v_{s,d} \ll 1$ . It coincides with the exact model (4.25) at $i_{f,r} = 6.48$ , giving a value of currents slightly higher above and slightly lower below this limit. ### 4.5 FUNDAMENTAL PROPERTY: VALIDITY AND APPLICATION #### 4.5.1 Generalization of Drain Current Expression The fundamental property of long-channel MOS transistor obtained in Section 4.2 can be generalized [73] if equation (4.5) of the drain current can be written in the form $$I_{\rm D} = \frac{F_{\rm V}(V, V_{\rm G})}{F_{\rm x}(x, V_{\rm G})} \frac{\rm dV}{\rm dx}$$ (4.40) where $F_V(V, V_G)$ is a function of V and $V_G$ but not of x, and $F_x(x, V_G)$ is a function of x and $V_G$ but not of V; $I_D$ is then a separable function of position x and voltage V in the channel. As long as the channel length L is independent of $V_D$ and $V_S$ , $F_x(x, V_G)$ and $F_V(V, V_G)$ can then be integrated separately: $$I_{\rm D} \int_0^L F_{\rm x}(x, V_{\rm G}) \, \mathrm{d}x = \int_{V_{\rm c}}^{V_{\rm D}} F_{\rm V}(V, V_{\rm G}) \, \mathrm{d}V. \tag{4.41}$$ Now, since $F_V(V, V_G)$ tends to zero for large V, this expression can be written as $$I_{\rm D} = \frac{1}{\int_0^L F_{\rm x}(x, V_{\rm G}) \, \mathrm{d}x} \left[ \int_{V_{\rm S}}^{\infty} F_{\rm V}(V, V_{\rm G}) \, \mathrm{d}V - \int_{V_{\rm D}}^{\infty} F_{\rm V}(V, V_{\rm G}) \, \mathrm{d}V \right]$$ (4.42) or $$I_{\rm D} = I(V_{\rm S}, V_{\rm G}) - I(V_{\rm D}, V_{\rm G}) = I_{\rm F} - I_{\rm R},$$ (4.43) where $$I(V, V_{\rm G}) = \frac{\int_{V}^{\infty} F_{\rm V}(V, V_{\rm G}) \, dV}{\int_{0}^{L} F_{\rm x}(x, V_{\rm G}) \, dx}.$$ (4.44) This result is a generalization of (4.9), expressing the fact that the drain current is the *superposition* of *independent* and *symmetrical* (same function I) effects of source and drain voltages. It is interesting to point out that this property is similar to that of bipolar transistors as expressed by the Ebers–Moll model [18]. #### 4.5.2 Domain of Validity Let us examine the necessary and sufficient conditions for which equation (4.5) has the required form (4.40). The channel width W does not depend on V. It may thus depend on position x along the channel, and therefore can be included in $F_x(x, V_G)$ . For example, in a concentric circular transistor, $$W(x) = 2\pi (R_{\rm S} + x) = \frac{1}{F_{\rm x}(x, V_{\rm G})},$$ (4.45) where $R_S$ is the radius of the source. Thus $$\int_{0}^{L} F_{x}(x, V_{G}) dx = \frac{1}{2\pi} \ln\left(1 + \frac{L}{R_{S}}\right), \tag{4.46}$$ which replaces L/W in equation (4.8) of $\beta$ . In a more general case, the device can be split into several (or an infinity of) transistors of different lengths and variable widths, all connected in parallel. As long as each transistor i fulfills equation (4.40) with $$I_{\text{Di}} = I_{\text{i}}(V_{\text{S}}, V_{\text{G}}) - I_{\text{i}}(V_{\text{D}}, V_{\text{G}}),$$ (4.47) the sum of $I_{Di}$ fulfills it as well. Equation (3.32) of the mobile inverted charge per unit area $Q_i$ can be rewritten by introducing expression (3.30) of $\Gamma_b$ : $$-Q_{\rm i} = C_{\rm ox}(V_{\rm G} - V_{\rm FB} - \Psi_{\rm s}) - \sqrt{2qN_{\rm b}\epsilon_{\rm si}\Psi_{\rm s}},\tag{4.48}$$ which is a function of $\Psi_s$ . Now, Figure 3.3 shows that $\Psi_s$ is possibly a function of V, but not of x. Hence if (and only if) $V_G - V_{FB}$ , $N_b$ and $C_{ox}$ are all independent of x (homogeneous channel), then $Q_i$ is a function of V only. It can then be included in $F_V(V, V_G)$ and the property is not affected. The property is conserved if any other term in expression (4.48) of $Q_i$ also depends on V (or on $\Psi_s$ , but not on x). This includes the effect of gate polysilicon depletion, which is equivalent to a value of $C_{ox}$ function of $\Psi_s$ . If the doping concentration $N_b$ is a function $N_b(z)$ of the depth z in the substrate, then the last term of (4.48) that represents the depletion charge density $Q_b$ becomes a different function $\Psi_s$ , as will be discussed in Section 8.3. However, the property is not affected as long as this function remains independent of x (homogeneous channel). If the channel is nonhomogeneous along its lateral dimension (y-axis), the device may again be split into several transistors i connected in parallel, each of them fulfilling (4.47). This includes the possible difference of side structures of a narrow channel transistor, for which the fundamental property is therefore not affected. As will be discussed in Section 8.2, the value of mobility $\mu$ depends on the local vertical surface field $E_{zs}$ . Now, combining (3.17), (3.19), and (3.22) yields $$E_{zs} = \frac{C_{ox}}{\epsilon_{si}} (V_{G} - V_{FB} - \Psi_{s}), \tag{4.49}$$ which depends only on $\Psi_s$ (thus possibly on V) for a homogeneous channel. The variation of mobility with the vertical field can therefore be included in $F_V(V, V_G)$ and does not affect the property. #### 48 STATIC DRAIN CURRENT But the mobility should be independent of the drain current $I_D$ . Indeed, such a dependency could be included neither in $F_V(V, V_G)$ nor in $F_X(x, V_G)$ , hence, the property would not be conserved. As another necessary condition, the effective value of the *channel length L* along which $F_{\rm x}(x, V_{\rm G})$ is integrated in (4.41) should be *constant*. It should not depend on the drain current $I_{\rm D}$ , or on the drain or source voltage $V_{\rm D}$ or $V_{\rm S}$ . In summary, the fundamental property of MOS transistors expressed by equation (4.40) is valid if (and only if) the channel is homogeneous along its source–drain dimension (x-axis) with a fixed effective length, and if (and only if) the mobility is independent of the drain current. The property depends neither on the shape and width of the channel nor on the doping profile of the substrate. It remains valid for large gate voltages, in spite of the mobility reduction due to the vertical field. ## 4.5.3 Causes of Degradation #### 4.5.3.1 Finite length of channel When the channel is not very long, several independent mechanisms degrade the fundamental property. This is the most important reason why this property is never perfectly valid in practice. Channel length modulation. As will be discussed in Section 4.6, when the drain (or source) voltage is increased, the effective channel length is slightly reduced by the extension of the depleted region surrounding the drain (or the source). As expressed by (4.59) or (4.61), the forward current $I_F$ (or reverse current $I_R$ ) is therefore slightly dependent on the drain voltage $V_D$ (or the source voltage $V_S$ ), which is not compatible with (4.43). Since this effect is inversely proportional to L, the property is progressively degraded when the channel is shortened. Short-channel effects. If the channel length is reduced more than proportionally to the gate and drain voltages, the longitudinal field in the channel is increased. Hence, the velocity of mobile carriers is increased, resulting in an increase of drain current. However, at high values, this velocity starts increasing less than proportionally to the field, to finally reach a saturation limit. Thus, mobility $\mu$ becomes a function of the field (or of the current), as will be discussed in Section 9.1. This variation cannot be included in $F_x(x, V_G)$ or $F_V(V, V_G)$ as required by (4.40), and the property is degraded. For very short channel, additional effects such as drain-induced barrier lowering discussed in Section 9.3 and other two-dimensional effects further degrade and possibly destroy the property. ## 4.5.3.2 Nonhomogeneous channel Referring to equation (4.48), if any term of its right-hand side depends on position x along the channel, it makes $Q_i$ a (nonseparable) function of both x and $\Psi_s$ (hence of V); relation (4.40) is then no longer valid, and the property is lost. This is true even if the nonhomogeneous channel remains symmetrical with respect to source and drain: indeed, the effects of source and drain voltages on $I_D$ remain symmetrical, but they are neither independent nor linearly superimposed. Since $\epsilon_{si}$ and $V_G$ are normally constant along the channel, three terms remain to be examined in (4.48), namely $N_b$ , $V_{FB}$ , and $C_{ox}$ . Variations of substrate doping $N_b$ can be due to some intentional channel engineering such as lightly doped drain (LDD) and "halo" implants, or to some artifact of the process like the piling-up of impurities at both ends of the channel. Whatever the process, variations of $N_b$ always occur at the very ends of the channel, due to the presence of the source and drain diffusions. This is yet another reason why the fundamental property is lost in very short channel devices. Since the flat-band voltage $V_{\rm FB}$ depends on the Fermi-level of silicon in the channel, it is variable as long as the doping concentration is itself variable. Further variations of $V_{\rm FB}$ could be due to variations of the fixed interface charge, as a consequence of non source–drain symmetrical channel engineering. There is no reason to intentionally change the value of the oxide capacitance $C_{ox}$ along the channel. However, local variations at both ends of the channel are unavoidable, which further contributes to the degradation of the property for short-channel devices. Weak inversion represents a special case. It is characterized by the fact that, all along the channel, the mobile charge $Q_i$ is negligible with respect to the depletion charge $Q_b$ . As a consequence, the function F defined by equation (3.16), which relates the vertical surface field to the surface potential, becomes *independent of the channel voltage V*, as illustrated in Figure 3.1. Using equations (3.27) and (3.28), the mobile charge density can thus be expressed as $$Q_{\rm i} = F_{\rm q} \exp \frac{-V}{U_{\rm T}} \tag{4.50}$$ where function $F_q$ is *independent of V*. It can therefore depend on x and be included in $F_x$ of (4.40), whereas $F_V$ reduces to $$F_{\rm V} = \exp{\frac{-V}{U_{\rm T}}}$$ (weak inversion only). (4.51) Since $F_q$ contains all other parameters on which $Q_i$ depends, namely $V_G - V_{FB}$ , $C_{ox}$ , and $N_b$ , these parameters may change along the channel without affecting the property. In weak inversion, the fundamental property expressed by (4.43) is thus valid *even for a nonhomogeneous channel*. This is true also for bipolar transistors operated in moderate injection, and can be traced back to the fact that the current is a linear function of the mobile charge density. This linearity exists as long as the charge carriers do not affect the electrostatic potential: indeed, they are dominated respectively by the depletion charge $Q_b$ for MOS transistor in weak inversion, and by majority carriers for the bipolar transistor in moderate injection. ## 4.5.4 Concept of Pseudo-Resistor By defining [75,76] a pseudo-voltage $V^*$ given by $$V^* = -K_0 \int_V^\infty F_V(V, V_G) \, dV$$ (4.52) and a pseudo-resistance R\* given by $$R^* = K_0 \int_0^L F_{\mathbf{x}}(x, V_{\mathbf{G}}) \, \mathrm{d}x, \tag{4.53}$$ equation (4.43) of the drain current can be written in the form of a pseudo-Ohm's law $$I_{\rm D} = (V_{\rm D}^* - V_{\rm S}^*)/R^*. (4.54)$$ Hence, by similarity with a network of linear resistors, any network obtained by interconnecting the transistors characterized by the same function $F_V(V, V_G)$ (same process) biased (in the general case) at the same gate voltage $V_G$ is *linear with respect to currents*. In other words, at each node of such a network, currents split linearly in the various branches [77]. Thus, any prototype network made of real linear resistors may be converted to a pseudoresistor network made of transistors only, provided only currents are considered. A ground in the resistor prototype (V=0) corresponds to a *pseudo-ground* in the transistor network $(V^*=0)$ obtained by choosing V large enough to make integral (4.52) negligible. This means that the corresponding side of the transistor is saturated. The constant $K_0$ introduced in (4.52) and (4.53) is always positive. Hence, pseudo-voltages for N-channel transistors are always negative. This means that real voltages in the corresponding prototype made of resistors must also be negative (with respect to the ground). It must be noticed that for P-channel transistors, the "minus" sign in (4.52) must be replaced by a "plus" sign (with the sign conventions defined in Section 2.2). Hence, pseudo-voltages for P-channel transistors are always positive. The numerical value of $K_0$ is irrelevant, since it disappears in (4.54), but its dimension can be chosen so as to obtain the dimension of $V^*$ in volts, and that of $R^*$ in ohms. It should be pointed out that, although a narrow channel does not affect the fundamental property of a transistor, it has an effect on function $F_V(V, V_G)$ . This function may differ from that of a wider channel, thereby degrading the linearity of current splitting. For the *special case of weak inversion*, (4.51) shows that $F_V$ and hence $V^*$ are independent of $V_G$ . The linear pseudo-Ohm's law is thus valid even for transistors having different gate voltages. Now since $F_q$ in (4.50) depends on $V_G$ and is included in $F_x$ , the value of pseudoresistor $R^*$ given by (4.53) can be controlled separately for each transistor by its gate voltage. Furthermore, linear current splitting is maintained even with narrow channel transistors. #### 4.6 CHANNEL LENGTH MODULATION ## 4.6.1 Effective Channel Length All previous calculations of the drain current [in particular by (4.7) or by the more general expression (4.42)] used the effective value L of the channel length. But this effective length is shorter than the distance $L_{\rm SD}$ separating the source and drain metallurgic junctions. Let us first consider the flat-band situation, obtained by applying a gate voltage $V_{\rm G} = V_{\rm FB}$ , with flat-band voltage $V_{\rm FB}$ defined by (3.22). In this situation, the electrostatic potential $\Psi$ in the channel remains constant. Indeed, $\Psi = 0$ from deep in the substrate to the surface. Figure 4.12 Potential along the channel: (a) flat-band; (b) weak inversion However, at both ends of the channel, a potential barrier is produced by the source and drain junctions. As shown by Figure 4.12(a), this creates space charge regions of length $\Delta L_{\rm S,D}$ that depend on the barrier height $\Phi_{\rm B} + V_{\rm S,D}$ , with the barrier at equilibrium $\Phi_{\rm B}$ given by $$\Phi_{\rm B} = U_{\rm T} \ln \frac{N_{\rm diff} N_{\rm b}}{n_{\rm i}^2},\tag{4.55}$$ where $N_{\rm diff}$ is the doping concentration of the source and drain diffusions. Since $N_{\rm b} \ll N_{\rm diff}$ , the source and drain space charge regions extend mainly in the P-type channel region. Their lengths can be calculated by double integration of Poisson equation (3.2) along the x-axis with $\rho = -q N_{\rm b}$ . Identification of the result with the barrier height $\Phi_{\rm B} + V_{\rm S,D}$ then yields $$\Delta L_{\rm S,D} = \sqrt{\frac{2\epsilon_{\rm si}(\Phi_{\rm B} + V_{\rm S,D})}{qN_{\rm b}}}.$$ (4.56) To obtain the effective channel length L, the lengths of the space charge regions must be subtracted from distance $L_{\rm SD}$ ; hence, $$L = L_{\rm SD} - \Delta L_{\rm S} - \Delta L_{\rm D} = L_{\rm SD} - \sqrt{\frac{2\epsilon_{\rm si}}{qN_{\rm b}}} \left(\sqrt{\Phi_{\rm B} + V_{\rm S}} + \sqrt{\Phi_{\rm B} + V_{\rm D}}\right). \tag{4.57}$$ The effective length is slightly dependent on the value of the source and drain voltages. Differentiation of (4.57) provides $$\frac{\mathrm{d}L}{\mathrm{d}V_{\mathrm{S,D}}} = -\sqrt{\frac{\epsilon_{\mathrm{si}}}{2qN_{\mathrm{b}}(\Phi_{\mathrm{B}} + V_{\mathrm{S,D}})}}.$$ (4.58) #### 4.6.2 Weak Inversion If the gate voltage is increased above the flat-band voltage $V_{\rm FB}$ , the surface potential $\Psi_{\rm S}$ increases as shown by Figure 3.3. As long as the device remains in weak inversion ( $\Psi_{\rm S} < 2\Phi_{\rm F} + V_{\rm S}$ ), the surface potential is constant along the channel and independent of $V_{\rm S}$ and $V_{\rm D}$ , as illustrated in Figure 4.12(b). At both ends of the channel the barrier height is reduced, but the field pattern becomes two-dimensional, since $\Psi$ becomes a function of x and z. Equation (4.57) for the one-dimensional case is no longer exact, but the effective channel length is still modulated by $V_{\rm D}$ and $V_{\rm S}$ , resulting in a slight variation of the specific current $I_{\rm spec}$ , and proportional variations of $I_{\rm F}$ and $I_{\rm R}$ . Now, $I_F$ already strongly depends on $V_S$ as expressed by (4.34), so this small additional variation can be neglected. But $I_F$ would be independent of $V_D$ without channel length modulation, so this small variation cannot be neglected. The symmetrical situation exists for the dependency of $I_R$ on $V_D$ and $V_S$ . Hence by (4.58), $$\frac{\mathrm{d}I_{\mathrm{F,R}}}{\mathrm{d}V_{\mathrm{D,S}}} = -\kappa \frac{\mathrm{d}I_{\mathrm{F,R}}}{\mathrm{d}L} \sqrt{\frac{\epsilon_{\mathrm{si}}}{2qN_{\mathrm{b}}(\Phi_{\mathrm{B}} + V_{\mathrm{D,S}})}} \tag{4.59}$$ where $\kappa$ is a correction factor for two-dimensional effects. ## 4.6.3 Strong Inversion The variation of surface potential $\Psi_s$ along the channel in strong inversion is depicted in Figure 4.13. It can be assumed to be independent of the gate voltage and to follow the channel voltage according to $\Psi_S = V + \Psi_0$ (see Section 3.6.3). Hence, at equilibrium ( $V = V_S = V_D = 0$ ), $\Psi_s = \Psi_0$ all along the channel. The potential barrier at both ends of the channel is reduced **Figure 4.13** Potential along the channel in strong inversion to $\Phi_{\rm B} - \Psi_0$ . Since $\Psi_0 \cong 2\Phi_{\rm F}$ , combining (3.8) and (4.55) gives $$\Phi_{\rm B} - \Psi_0 \cong U_{\rm T} \ln \frac{N_{\rm diff}}{N_{\rm b}}.$$ (4.60) For $V_S$ and $V_D > 0$ , this barrier remains constant as long as the transistor is in linear mode $(V_D < V_P)$ . Hence, effective channel length L remains constant. If the transistor is saturated with $V_D - V_P > 0$ , the drain barrier is increased by the same amount; the forward current becomes slightly dependent on the drain voltage. A symmetrical situations exists in reverse saturation. Thus, similar to (4.59) with a different barrier height $$\frac{\mathrm{d}I_{\mathrm{F,R}}}{\mathrm{d}V_{\mathrm{D,S}}} = -\kappa \frac{\mathrm{d}I_{\mathrm{F,R}}}{\mathrm{d}L} \sqrt{\frac{\epsilon_{\mathrm{si}}}{2qN_{\mathrm{b}}(\Phi_{\mathrm{B}} - \Psi_{\mathrm{0}} + V_{\mathrm{D,S}} - V_{\mathrm{P}})}}.$$ (4.61) Experiments show that factor $\kappa$ correcting for two-dimensional effects tends to decrease when the inversion coefficient IC is increased. #### 4.6.4 Geometrical Effects For the usual case of constant width W, $I_{\text{spec}}$ given by (4.14) is inversely proportional to L. Hence $$-\frac{\mathrm{d}I_{\mathrm{F,R}}}{\mathrm{d}I} = \frac{I_{\mathrm{F,R}}}{I},\tag{4.62}$$ and the effect of channel length modulation is identical in forward and reverse saturation. We have seen in Section 4.5 that the fundamental property of the transistor, which includes symmetrical source—drain characteristics, is independent of the channel geometry. But channel length modulation degrades this property and is itself sensitive to device geometry. As an example, consider again a concentric circular transistor with a radius $R_S$ of the source and an inner radius $R_D = R_S + L$ of the drain. According to equations (4.43) and (4.46), $$I_{\rm F} \propto \frac{1}{\ln\left(1 + L/R_{\rm S}\right)};\tag{4.63}$$ hence, $$-\frac{dI_{\rm F}}{dL} = \frac{I_{\rm F}}{R_{\rm D} \ln R_{\rm D}/R_{\rm S}} = \frac{I_{\rm F}}{L} \frac{1 - R_{\rm S}/R_{\rm D}}{\ln (R_{\rm D}/R_{\rm S})},\tag{4.64}$$ which is smaller than result (4.62) for a rectangular channel. Now if the transistor is in the reverse mode, its saturation current is $-I_R$ and channel length modulation occurs at the source end of the channel. Thus, (4.63) can be rewritten as $$I_{\rm R} \propto \frac{1}{\ln \frac{R_D}{R_D - L}},\tag{4.65}$$ Figure 4.14 Effect of channel length modulation in a circular concentric transistor giving $$-\frac{dI_{R}}{dL} = \frac{I_{R}}{L} \frac{R_{D}/R_{S} - 1}{\ln(R_{D}/R_{S})},$$ (4.66) which is larger than result (4.62). Results (4.64) and (4.66) are plotted in Figure 4.14. It must be pointed out that in a concentric transistor structure, the inner diffusion is usually the drain, in order to minimize the associated junction capacitance. Forward and reverse modes are then exchanged with respect to Figure 4.14 and the effect of channel length modulation on the forward saturation current is increased. This result can be qualitatively extended to any nonrectangular channel: for a given channel length L, the variation of forward saturation current due to channel length modulation is increased if the source is wider than the drain; it is reduced if the drain is wider than the source. # 5 The Small-Signal Model This Chapter describes the small-signal model of the MOS transistor obtained from the large-signal model after a proper linearization of the large-signal equations at a defined operating point. It starts looking at the dc small-signal model, introducing the source, drain and gate transconductances and higlighting the fundamental relations between them. The transconductances are then expressed in terms of bias covering all modes of inversion. The fundamental transconductance to drain current ratio is then introduced and its use for circuit sizing is illustrated. The small-signal dynamic behavior is introduced directly by first deriving a complete non-quasi-static (NQS) model, introducing the source, drain and gate transadmittances together with the five other admittances and the fundamental relations between them. Their bias dependence over all regions of inversion is presented. The NQS model serves as the basis for deriving the quasi-static (QS) model. The concept of transcapacitances is introduced as a result of a first-order approximation of the transadmittances. In the QS model, the admittances of the NQS model then reduce to the five intrinsic capacitances. The domain of validity of the three different small-signal models is then defined and the use of a NQS model for transient operation is also discussed. #### 5.1 THE STATIC SMALL-SIGNAL MODEL #### 5.1.1 Transconductances #### 5.1.1.1 General expressions The most important small-signal parameters are without doubt the *transconductances*. The transconductances together with the capacitances determine the transit frequency $f_t$ or the speed of the device, the thermal noise, and indirectly the current consumption. Since the MOS transistor is a four-terminal device, it is controlled by three independent voltages, namely $V_G$ , $V_S$ , and $V_D$ . A transconductance value can therefore be defined for each of these control voltages. The total increment of the drain current $\Delta I_D$ is given by $$\Delta I_{\rm D} = \left. \frac{\partial I_{\rm D}}{\partial V_{\rm S}} \right|_{\rm op} \Delta V_{\rm S} + \left. \frac{\partial I_{\rm D}}{\partial V_{\rm D}} \right|_{\rm op} \Delta V_{\rm D} + \left. \frac{\partial I_{\rm D}}{\partial V_{\rm G}} \right|_{\rm op} \Delta V_{\rm G}$$ $$= -G_{\rm ms} \Delta V_{\rm S} + G_{\rm md} \Delta V_{\rm D} + G_{\rm m} \Delta V_{\rm G}$$ (5.1) where $G_{\rm ms}$ , $G_{\rm md}$ , and $G_{\rm m}$ are the *source*, drain and gate transconductances respectively, defined as $$G_{\rm ms} \triangleq -\left. \frac{\partial I_{\rm D}}{\partial V_{\rm S}} \right|_{\rm op},$$ (5.2a) $$G_{\rm md} \triangleq \left. \frac{\partial I_{\rm D}}{\partial V_{\rm D}} \right|_{\rm op}.$$ (5.2b) $$G_{\rm m} \triangleq \left. \frac{\partial I_{\rm D}}{\partial V_{\rm G}} \right|_{\rm op},$$ (5.2c) where notation op stands for the operating point at which the linearization occurs. It can be characterized by the set of the three dc voltages $V_G$ , $V_S$ , $V_D$ . Note that all the small-signal transconductances defined in (5.2) are positive. Now, since according to (4.43) $I_D = I_F(V_G, V_S) - I_R(V_G, V_D)$ , (5.1) can be rewritten as $$\Delta I_{\rm D} = \underbrace{\frac{\partial I_{\rm F}}{\partial V_{\rm S}}}_{=-G_{\rm ms}} \Delta V_{\rm S} + \underbrace{\frac{-\partial I_{\rm R}}{\partial V_{\rm D}}}_{=G_{\rm md}} \Delta V_{\rm D} + \underbrace{\left(\frac{\partial I_{\rm F}}{\partial V_{\rm P}} - \frac{\partial I_{\rm R}}{\partial V_{\rm P}}\right)}_{=G_{\rm m}} \frac{\partial V_{\rm P}}{\partial V_{\rm G}} \Delta V_{\rm G}. \tag{5.3}$$ Transconductance $G_{\rm ms}$ depends only on the forward current $I_{\rm F}$ and is therefore independent of the drain voltage $V_{\rm D}$ , whereas $G_{\rm md}$ depends only on the reverse current $I_{\rm R}$ and is therefore independent of the source voltage $V_{\rm S}$ . These transconductances can be identified on the $Q_{\rm i}$ versus V plot as illustrated in Figure 5.1. As can be seen by inspection of this figure, the quantity by which a small variation of source voltage $V_S$ must be multiplied to obtain the corresponding variation of area $I_D/\beta$ is the Figure 5.1 Relation of source and drain transconductances with the mobile inverted charge particular value $-Q_{iS}/C_{ox}$ of $-Q_i/C_{ox}$ taken at the source end of the channel. Hence, $$G_{\text{ms}} = \frac{\beta}{C_{\text{ox}}} (-Q_{\text{iS}}) = \mu \frac{W}{L} (-Q_{\text{iS}}) = G_{\text{spec}} q_{\text{s}}$$ (5.4) and, symmetrically, $$G_{\rm md} = \frac{\beta}{C_{\rm ov}} (-Q_{\rm iD}) = \mu \frac{W}{L} (-Q_{\rm iD}) = G_{\rm spec} q_{\rm d},$$ (5.5) where $$G_{\text{spec}} \triangleq I_{\text{spec}}/U_{\text{T}} = 2n\beta U_{\text{T}},$$ (5.6) and $q_s$ and $q_d$ are the normalized charges at both ends of the channel defined by $$q_{\rm s} \triangleq \frac{-Q_{\rm is}}{Q_{\rm spec}},$$ (5.7a) $$q_{\rm d} \triangleq \frac{-Q_{\rm iD}}{Q_{\rm spec}}.$$ (5.7b) Note that the two expressions (5.4) and (5.5) are very general, and do not depend on the precise shape of $-Q_i(V)$ . As shown by (4.25), $I_F$ and $I_R$ depend on the differences $V_P - V_S$ and $V_P - V_D$ respectively. A variation of $V_S$ or $V_D$ has the same effect on $I_F$ and $I_R$ as an equal variation of $V_P$ of opposite sign. Therefore we have $$\frac{\partial I_{\rm F}}{\partial V_{\rm P}} = G_{\rm ms} \quad \text{and} \quad \frac{\partial I_{\rm R}}{\partial V_{\rm P}} = G_{\rm md}.$$ (5.8) Furthermore, according to (3.51), $dV_P/dV_G = 1/n$ . Hence the expression of $G_m$ in (5.3) becomes $$G_{\rm m} = \frac{G_{\rm ms} - G_{\rm md}}{n}.\tag{5.9}$$ Note that this dependency of the gate transconductance on the source and drain transconductances $G_{\rm ms}$ and $G_{\rm md}$ is independent of the inversion coefficient of the transistor. When the transistor is saturated, $I_R \ll I_F$ and $G_{md} \ll G_{ms}$ and hence $$G_{\rm m} = \frac{G_{\rm ms}}{n}$$ (saturation). (5.10) Using the normalized charges $q_s$ and $q_d$ given in (4.24), expressions (5.4) and (5.5) become $$g_{\text{ms,d}} \triangleq \frac{G_{\text{ms,d}}}{G_{\text{spec}}} = q_{\text{s,d}} = \frac{\sqrt{4i_{\text{f,r}} + 1} - 1}{2} = \frac{2i_{\text{f,r}}}{\sqrt{4i_{\text{f,r}} + 1} + 1},$$ (5.11) or, by using denormalized variables, $$G_{\text{ms,d}} = n\beta U_{\text{T}} \left( \sqrt{4I_{\text{F,R}}/I_{\text{spec}} + 1} - 1 \right).$$ (5.12) The gate transconductance can be obtained by introducing this expression in (5.9), giving $$G_{\rm m} = \beta U_{\rm T} \left( \sqrt{4I_{\rm F}/I_{\rm spec} + 1} - \sqrt{4I_{\rm R}/I_{\rm spec} + 1} \right).$$ (5.13) However, this result is useful only if the forward and reverse currents are known separately (and not only their difference $I_D = I_F - I_R$ ). Since relation (3.48) between voltages and charge cannot be inverted, the transconductances cannot be expressed as functions of voltages in the general case. #### 5.1.1.2 Approximation in strong inversion With the strong inversion approximation of the charge discussed in Section 3.6.3, the various transconductances can be found directly on the $V_{\rm TB}(V)$ plot of Figure 3.12(a), as shown in Figure 5.2(a). This diagram, which also shows the current in function of the bias voltages, will be called the *Jespers–Memelink* diagram [15,77]. It can be used to analyze and synthesize circuits using transistors in strong inversion. Expression (5.9) of the gate transconductance can be verified by simple inspection of this diagram. The expressions of the source and drain transconductances can be obtained by differentiating the current given by (4.28) or simply by inspection of Figure 5.2. If $\beta$ , $V_{S,D}$ , and $V_P$ (or $V_G$ ) are known, this figure shows that $$G_{\text{ms d}} = n\beta(V_{\text{P}} - V_{\text{SD}}) = \beta(V_{\text{G}} - V_{\text{T0}} - nV_{\text{SD}}).$$ (5.14) **Figure 5.2** Drain current and transconductances in strong inversion: (a) Jespers–Memelink diagram; (b) corresponding $Q_i(V)$ plot If only currents and voltages are known, but not $\beta$ (the transistor is not yet sized), then remembering that the total area of the triangle is $I_{F,R}/\beta$ (see Figure 4.7), the transconductances can be obtained from $$G_{\text{ms,d}} = \frac{2I_{\text{F,R}}}{V_{\text{P}} - V_{\text{S,D}}} = \frac{2nI_{\text{F,R}}}{V_{\text{G}} - V_{\text{T0}} - nV_{\text{S,D}}}.$$ (5.15) If the known parameters are $\beta$ and $I_{F,R}$ , then the transconductances are obtained by extracting $(V_P - V_{S,D})$ from the current equation (4.28) and introducing it in (5.14) or in (5.15) $$G_{\rm ms,d} = \sqrt{2n\beta I_{\rm F,R}},\tag{5.16}$$ which is the expression used most usually, showing that the transconductance of a transistor in strong inversion is proportional to the square root of the current. It corresponds to the general expression (5.12) for $I_{\rm F,R} \gg I_{\rm spec} = 2n\beta U_{\rm T}^2$ . Introducing expression (5.14) of the source and drain transconductances in (5.9) gives the simple expression of the gate transconductance in linear mode: $$G_{\rm m} = \beta(V_{\rm D} - V_{\rm S}) \tag{5.17}$$ that can also be obtained directly by inspection of Figure 5.2. In forward saturation, $I_D = I_F$ , $G_m = G_{ms}/n$ , $(V_P - V_S) = V_{DSsat}$ according to (4.12), and the inversion coefficient IC is defined by (4.26). The gate transconductance is thus given by one of the following expressions: $$G_{\rm m} = \beta(V_{\rm P} - V_{\rm S}) = \beta V_{\rm DSsat} = \frac{\beta}{n} (V_{\rm G} - V_{\rm T0} - nV_{\rm S})$$ $$= \frac{2I_{\rm D}}{n(V_{\rm P} - V_{\rm S})} = \frac{2I_{\rm D}}{nV_{\rm DSsat}} = \frac{2I_{\rm D}}{V_{\rm G} - V_{\rm T0} - nV_{\rm S}}$$ $$= \sqrt{\frac{2\beta I_{\rm D}}{n}} = 2\beta U_{\rm T} \sqrt{IC} = \frac{G_{\rm spec}}{n} \sqrt{IC}.$$ (5.18) The first line of this equation shows that for a given value of $\beta$ , $V_{DSsat}$ must be increased to augment the transconductance $G_{\rm m}$ (with the result of an increase of current). But if the current is given, the second line shows that $V_{DSsat}$ must be decreased to increase $G_{\rm m}$ (which requires an increase of $\beta$ ). ## 5.1.1.3 Approximation in weak inversion The transconductance in weak inversion can be obtained by differentiating approximation (4.34) of the current: $$G_{\rm ms,d} = -\frac{\partial I_{\rm F,R}}{\partial V_{\rm S,D}} = \frac{I_{\rm F,R}}{U_{\rm T}}.$$ (5.19) It corresponds to the general expression (5.12) for $I_{\rm F,R} \ll I_{\rm spec} = 2n\beta U_{\rm T}^2$ . According to (5.9), the gate transconductance is then given by $$G_{\rm m} = \frac{G_{\rm ms} - G_{\rm md}}{n} = \frac{I_{\rm F} - I_{\rm R}}{nU_{\rm T}} = \frac{I_{\rm D}}{nU_{\rm T}}.$$ (5.20) It is proportional to the total drain current. ## 5.1.2 Residual Output Conductance in Saturation According to the fundamental property discussed in Section 4.5, the forward component of the drain current ( $I_F$ ) does not depend on the drain voltage $V_D$ . As a consequence, the overall drain current in forward saturation (where $I_D = I_F$ ) should remain constant. However, as analyzed in Section 4.6, the slight variation of channel length caused by drain voltage variations renders $I_F$ slightly dependent on $V_D$ . This corresponds to a parasitic drain transconductance $\partial I_F/\partial V_D$ expressed by (4.59) or (4.61). In forward mode, this transconductance is normally much smaller than the source transconductance $G_{ms}$ . Hence, it can be neglected in linear mode, where it is also smaller than the main drain transconductance $G_{md}$ . This is no longer possible in forward saturation where $G_{md}$ itself becomes negligible. The symmetrical situation exists in reverse saturation where the parasitic source transconductance $dI_R/dV_S$ can no longer be neglected with respect to the very small main source transconductance $G_{\rm ms}$ . A convenient way to include these parasitic transconductances due to channel shortening is to replace them by a single *drain-to-source conductance* $G_{ds}$ . Indeed, the total variation of the drain current given by (5.3) then becomes $$\Delta I_{\rm D} = G_{\rm m} \, \Delta V_{\rm G} - G_{\rm ms} \, \Delta V_{\rm S} + G_{\rm md} \, \Delta V_{\rm D} + G_{\rm ds} \, (\Delta V_{\rm D} - \Delta V_{\rm S})$$ $$= G_{\rm m} \, \Delta V_{\rm G} - (G_{\rm ms} + G_{\rm ds}) \, \Delta V_{\rm S} + (G_{\rm md} + G_{\rm ds}) \, \Delta V_{\rm D}.$$ (5.21) According to this equation, $G_{ds}$ has to be accounted for only when $G_{md}$ is very small (forward saturation) or when $G_{ms}$ is very small (reverse saturation). Since $G_{ds}$ is due to the variation of channel length, its value is proportional to $I_F$ (or $I_R$ in the reverse mode). It can thus be expressed by $$G_{\rm ds} = I_{\rm F,R}/V_{\rm M},\tag{5.22}$$ where $V_{\rm M}$ is the channel length modulation voltage given by $$V_{\rm M} = I_{\rm F,R} \frac{\mathrm{d}V_{\rm D,S}}{\mathrm{d}I_{\rm F,R}} = L \left( -\frac{\mathrm{d}V_{\rm D,S}}{\mathrm{d}L} \right) \left( -\frac{I_{\rm F,R}}{L} \frac{\mathrm{d}L}{\mathrm{d}I_{\rm F,R}} \right). \tag{5.23}$$ This fictitious voltage is thus proportional to the channel length L. The first term in parentheses can be obtained from (4.59) or (4.61) and is proportional to the square root of the channel doping concentration $N_b$ . The second term in parentheses is equal to 1 for constant channel width W (see (4.62)). If W is not constant and increases from source to drain, then this second term is increased in forward mode and decreased in reverse mode, as illustrated in Figure 4.14 for a concentric **Figure 5.3** Convergence of saturation characteristics toward $-V_{\rm M}$ circular transistor. The value of $V_{\rm M}$ is thus increased (hence $G_{\rm ds}$ decreased) if the saturated side of the transistor is wider and decreased (hence $G_{\rm ds}$ increased) in the opposite case. Assuming $V_{\rm M} \gg V_{\rm D,S}$ (long channel) and constant, it corresponds to the convergence point of saturation currents for various gate voltages, as illustrated in Figure 5.3. In reality, due to two-dimensional effects, $V_{\rm M}$ tends to increase slowly when the inversion coefficient IC is increased. ## 5.1.3 Equivalent Circuit The small-signal equivalent circuit of the transistor, which corresponds to equation (5.21), is shown in Figure 5.4. The three transconductances discussed in Section 5.1.1 are represented by voltage-controlled current sources (VCCS) of adequate sign connected between the source and drain nodes. The residual conductance in saturation $G_{\rm ds}$ , introduced in Section 5.1.2, is connected in parallel. Note that the small-signal schematic of Figure 5.4 includes only the intrinsic components of the transistor. The expressions of the intrinsic parameters, derived previously as function of bias voltages and/or currents, are summarized in Table 5.1 for weak and strong inversion. A new parameter $A_{v \text{ max}}$ defined by $$A_{\rm v\,max} \triangleq \frac{G_{\rm ms}}{G_{\rm ds}} \tag{5.24}$$ is introduced at the last row of this table. It is the *maximum voltage gain* available from the transistor in common gate configuration (driven from the source with $\Delta V_G = 0$ ). Indeed, if Figure 5.4 Small-signal dc equivalent circuit | Small-signal parameter | Weak inversion | Strong inversion | | |------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | $G_{ m ms,d}$ | $ rac{I_{ m F,R}}{U_{ m T}}$ | $n\beta(V_{\rm P} - V_{\rm S,D}) = \frac{2I_{\rm F,R}}{V_{\rm P} - V_{\rm S,D}} = \sqrt{2n\beta I_{\rm F,R}}$ | | | $G_{ m m}$ | $ rac{I_{ m D}}{nU_{ m T}}$ | Linear: $\beta(V_D - V_S)$ | | | | • | Saturation: $\beta V_{\text{DSsat}} = \frac{2I_{\text{D}}}{nV_{\text{DSsat}}} = \frac{I_{\text{D}}}{nU_{\text{T}}\sqrt{IC}} = \sqrt{\frac{2\beta I_{\text{D}}}{n}}$ | | | $G_{ m ds}$ | $ rac{I_{ m F,R}}{V_{ m M}}$ | $ rac{I_{ m F,R}}{V_{ m M}}$ | | | $A_{ m v\ max}$ | $ rac{V_{ m M}}{U_{ m T}}$ | $\frac{2V_{\rm M}}{V_{\rm DSsat}} = \frac{V_{\rm M}}{U_{\rm T} \sqrt{IC}}$ | | **Table 5.1** Summary of small-signal parameters the device is forward saturated (hence $G_{\rm md}=0$ ), then the whole current variation $G_{\rm ms}$ $\Delta V_{\rm S}$ flows through $G_{ds}$ , and the drain voltage variation is $$\Delta V_{\rm D} = \left(1 + \frac{G_{\rm ms}}{G_{\rm ds}}\right) \ \Delta V_{\rm S} = (1 + A_{\rm v \, max}) \ \Delta V_{\rm S},$$ (5.25) where the term "1" can be neglected. In common source configuration (driven from the gate with $\Delta V_{\rm S}=0$ ), $G_{\rm ms}$ is replaced by $G_{\rm m}$ and the maximum (negative) voltage gain is $A_{\rm v\,max}/n$ . ## 5.1.4 The Normalized Transconductance to Drain Current Ratio The source and drain transconductances can be written as a function of the forward and reverse current respectively by using (5.11), resulting in $$G_{\rm ms} = G_{\rm spec} \ q_{\rm s} = G_{\rm spec} \ \frac{2i_{\rm f}}{\sqrt{4i_{\rm f}+1}+1} = \frac{G_{\rm spec}}{2} \ \left(\sqrt{4i_{\rm f}+1}-1\right),$$ (5.26a) $$G_{\rm md} = G_{\rm spec} \ q_{\rm d} = G_{\rm spec} \ \frac{2i_{\rm r}}{\sqrt{4i_{\rm r} + 1} + 1} = \frac{G_{\rm spec}}{2} \ \left(\sqrt{4i_{\rm r} + 1} - 1\right).$$ (5.26b) The above equation (5.26a) can be used to derive the important transconductance to current ratio $$\frac{G_{\rm ms} U_{\rm T}}{I_{\rm F}} = \frac{G_{\rm ms}}{G_{\rm spec} i_{\rm f}} = \frac{q_{\rm s}}{q_{\rm s}^2 + q_{\rm s}} = \frac{1}{q_{\rm s} + 1},\tag{5.27}$$ which can also be written in terms of the forward normalized current $$\frac{G_{\text{ms}} U_{\text{T}}}{I_{\text{F}}} = \frac{2}{\sqrt{4i_{\text{f}} + 1} + 1} = \begin{cases} 1 & \text{for } i_{\text{f}} \ll 1\\ 1/\sqrt{i_{\text{f}}} & \text{for } i_{\text{f}} \gg 1. \end{cases}$$ (5.28) **Figure 5.5** $G_{\rm ms}~U_{\rm T}/I_{\rm F}$ versus forward normalized current: (a) comparison between the asymptotes, a numerical calculation and the analytical expression; (b) comparison between analytical expression and results measured on several long-channel devices in saturation from different technologies In forward saturation, $I_D = I_F$ and $G_{ms} = n G_m$ , and hence $$\frac{G_{\rm ms} U_{\rm T}}{I_{\rm D}} = \frac{G_{\rm m} n U_{\rm T}}{I_{\rm D}} = \frac{2}{\sqrt{4i_{\rm f} + 1} + 1}.$$ (5.29) Equation (5.29) is plotted versus the normalized forward current in Figure (5.5a) together with the unity asymptote valid in weak inversion and the $1/\sqrt{i_{\rm f}}$ asymptote valid in strong inversion. It perfectly matches the symbols obtained from a numerical simulation with $\Gamma_{\rm b} = 0.7\sqrt{V}$ . Figure (5.5b) shows the same transconductance to drain current ratio characteristic compared to results measured on several technology generations. It is interesting to note that the transconductance to drain current ratio characteristic given by (5.29) is independent of any process parameters (except of course those used for normalizing the forward current). **Figure 5.6** Variation of transconductance-to-current ratio and maximum voltage gain with inversion coefficient: (a) from charge model (5.29); (b) from approximation (5.30) Equation (5.29) is also plotted as curve a in Figure 5.6. It shows that in weak inversion, the transconductance is within 1% of its asymptotic unity value given by (5.20) for $IC \ll 0.01$ , and 10% below it at IC = 0.12. In strong inversion, the transconductance is 10% below its asymptotic value (5.18) at IC = 23, and within 1% of it only for IC > 2500. For IC = 1, the transconductance is only 62% of the value obtained from either asymptotes. Hence the range of moderate inversion where the full continuous equation (5.29) must be used depends on the required precision. Curve b in Figure 5.6 is the variation of transconductance obtained from differentiation of the mathematical interpolation of the current (4.39) from weak to strong inversion: $$G_{\text{ms}} \frac{U_{\text{T}}}{I_{\text{F}}} = \underbrace{G_{\text{m}} \frac{nU_{\text{T}}}{I_{\text{D}}}}_{\text{in saturation}} = \frac{1 - \exp\left(-\sqrt{IC}\right)}{\sqrt{IC}}.$$ (5.30) By introducing expression (5.22) of the residual output conductance in saturation, the maximum voltage gain defined by (5.24) becomes $$A_{\rm v \ max} = \frac{G_{\rm ms} \ V_{\rm M}}{I_{\rm F}} = G_{\rm ms} \ \frac{U_{\rm T}}{I_{\rm F}} \ \frac{V_{\rm M}}{U_{\rm T}}.$$ (5.31) Figure 5.6 therefore also represents the variation of $A_{v \max}$ normalized to its maximum value $V_{\rm M}/U_{\rm T}$ obtained in weak inversion. This degradation of $A_{v \max}$ with the increase of inversion coefficient IC is only slightly attenuated by the slow increase of $V_{\rm M}$ mentioned at the end of Section 5.1.2. The transconductance-to-drain current ratio is very useful in analog circuit design. It actually shows how much transconductance you get for a given current and can therefore be used as a figure of merit for evaluating the current efficiency of any device including circuits such as operational transconductance amplifiers (OTA). From Figures 5.5 and 5.6, we clearly see that weak inversion offers the highest current efficiency, whereas in strong inversion it decreases as $1/\sqrt{i_{\rm f}}$ . It is important to note that the transconductance-to-drain current characteristic is a ratio; i.e., the transconductance of a given device can always be made larger in strong inversion than in weak inversion by increasing the bias current, but obviously this comes at the price of a lower current efficiency. Figure 5.7 The transconductance on drain current ratio characteristic used for sizing a device As explained by Figure 5.7, the transconductance-to-drain current ratio can be used to size a particular device. Assume you have a certain bias current available and you want to bias a device in saturation in the middle of the moderate inversion with $IC = i_f = 1$ . Knowing the bias current and the inversion factor, you can deduce the specific current $I_{\rm spec} = I_{\rm D}/IC$ and then the W/L ratio from $I_{\rm spec}$ . You still need another criterion to select independently the W and the L (it could be noise, gain, etc.). You can then calculate the normalized transconductance to be about 0.62 and the actual transconductance to be $G_{\rm m} = 0.62~I_{\rm D}/(n~U_{\rm T})$ . Less trivial, if you want a certain transconductance for a given bias current, you can compute the transconductance-to-drain current ratio, say 0.8 in this case and deduce the inversion factor to be about 0.3. Knowing the bias current you can extract the specific current $I_{\rm spec}$ and then the W/L ratio as explained above. #### 5.2 A GENERAL NQS SMALL-SIGNAL MODEL The small-signal equivalent circuit described in Section 5.1 is valid only at low frequency (actually at dc to be correct) and hence does not account for the small-signal dynamic behavior. Now each time a terminal voltage is changed, the current changes by a certain amount. In order for this current to change, the inversion charge density within the channel has to change. This means that some incremental charges are either brought to or taken away from the static inversion charge density. This gives rise to transient charge flows (or ac currents) that are obviously not accounted for in the static small-signal model described in Section 5.1. They can be modeled by several capacitors which would result in the QS small-signal model described in Section 5.3. But since the latter is only a first-order approximation of a more general NQS model, we prefer to first derive the general NQS small-signal model and then its first-order QS approximation. In many textbooks, the QS small-signal model is derived first and then extended to the NQS model. But this requires some tedious calculations and difficult explanations that are completely avoided when starting from the general, but more complex, NQS model. Therefore we will start with a description of a very general NQS small-signal model. The QS and NQS operations are delimited by the QS frequency $\omega_{qs}$ corresponding to the intrinsic channel time constant $\tau_{qs} \triangleq 1/\omega_{qs}$ . The normalized QS frequency $\Omega_{qs}$ is bias <sup>&</sup>lt;sup>1</sup> Here the actual frequency is denoted by a small cap, whereas its normalized value is denoted with an upper cap. This is an exception to the rule used throughout the book, namely that normalized variables use small caps. dependent according to [44]: $$\Omega_{qs} \triangleq \frac{\omega_{qs}}{\omega_{spec}} \triangleq \frac{\tau_{spec}}{\tau_{qs}} = 30 \frac{(q_s + q_d + 1)^3}{4q_s^2 + 4q_d^2 + 12q_sq_d + 10q_s + 10q_d + 5},$$ (5.32) where $$\omega_{\text{spec}} = \frac{1}{\tau_{\text{spec}}} \triangleq \frac{\mu U_{\text{T}}}{L^2}.$$ (5.33) The QS channel cutoff frequency $\omega_{qs}$ can be used as a figure of merit since it represents the ultimate frequency that the intrinsic part of the MOS transistor can reach without accounting for the extrinsic components such as the overlap capacitors that further decrease this frequency and are accounted for in the transit frequency $f_t$ discussed in Section 11.3.1. Notice that $\omega_{spec}$ scales like $1/L^2$ , therefore increasing quadratically when reducing the transistor length. This feature is one of the driving force for CMOS downscaling to achieve faster circuits and also use CMOS for RF circuits. In saturation $(q_s \gg q_d)$ , (5.32) reduces to $$\Omega_{\rm qs} \cong 30 \; \frac{(q_{\rm s}+1)^3}{4q_{\rm s}^2+10q_{\rm s}+5} = \begin{cases} 6 & \text{(weak inv.)} \\ \frac{15}{2} \; q_{\rm s} = \frac{15}{2} \; \sqrt{i_{\rm f}} = \frac{15}{4} \; \frac{V_{\rm p}-V_{\rm S}}{U_{\rm T}} \; \text{(strong inv.)}. \end{cases}$$ (5.34) From (5.34), we see that in weak inversion $\omega_{\rm qs} = 6\omega_{\rm spec} = 6\mu~U_{\rm T}/L^2$ , which is constant and determined only by the mobility and the transistor length. Note that in weak inversion, $\tau_{\rm qs} = 1/\omega_{\rm qs}$ corresponds to the transit time of the carriers diffusing from source to drain. In strong inversion, $\Omega_{\rm qs}$ is proportional to $q_{\rm s}$ or to $\sqrt{i_{\rm f}}$ or to the saturation voltage $V_{\rm D\,Ssat} = V_{\rm P} - V_{\rm S}$ . For $V_D = V_S$ (or equivalently $q_s = q_d$ ), (5.32) reduces to $$\Omega_{qs} \cong 6 (2q_s + 1). \tag{5.35}$$ The normalized QS frequency $\Omega_{\rm qs}$ is plotted versus the inversion factor $i_{\rm f}$ in Figure 5.8(a) which clearly shows the weak and strong inversion asymptotes. Notice that in strong inversion and for $V_{\rm D}=V_{\rm S},\,\Omega_{\rm qs}$ is 1.6 times larger than in saturation for the same inversion factor. $\Omega_{\rm qs}$ is also plotted versus the normalized pinch-off voltage $v_{\rm p}$ in Figure 5.8(b) for different values of the normalized drain voltage ranging from $v_{\rm d}=0$ to $v_{\rm d}=100$ , corresponding to saturation. Also shown is the strong inversion asymptote 15/4 $v_{\rm p}$ . The NQS analysis will not be detailed here, since it is rather lengthy. It can be found in [38,44,78]. The most important result of the latter analysis is that the NQS small-signal behavior can be represented by the equivalent small-signal circuit presented in Figure 5.9. This circuit is made of five admittances, three connected to the gate $(Y_{\rm GSi}, Y_{\rm GDi}, \text{ and } Y_{\rm GBi})$ and two connected to the bulk $(Y_{\rm BSi}, Y_{\rm BDi})$ not accounting for $Y_{\rm GBi}$ and three transadmittances $Y_{\rm m}, Y_{\rm ms}$ , and $Y_{\rm md}$ **Figure 5.8** Intrinsic QS normalized frequency versus inversion factor (a) and versus pinch-off voltage for different drain voltages (b) Figure 5.9 The complete intrinsic NQS small-signal equivalent circuit connected between drain and source and controlled by the gate, source, and drain voltages respectively. These three transadmittances are modeled by three VCCS defined by [44,78] $$I_{\rm m} \triangleq Y_{\rm m} \, \Delta V_{\rm G},\tag{5.36a}$$ $$I_{\rm ms} \triangleq Y_{\rm ms} \, \Delta V_{\rm S},$$ (5.36b) $$I_{\rm md} \triangleq Y_{\rm md} \, \Delta V_{\rm D}.$$ (5.36c) Note that these admittances and transadmittances have real and imaginary parts. In the same way there exists a relation between $G_{\rm m}$ , $G_{\rm ms}$ , and $G_{\rm md}$ (see equation (5.9)), it can be shown that the same relation also holds for the transadmittances, namely [44, 78] $$Y_{\rm m} = \frac{Y_{\rm ms} - Y_{\rm md}}{n},\tag{5.37}$$ which reduces to (5.9) for $\omega \ll \omega_{\rm qs}$ . Note that we need to know only one transadmittance to deduce the other two. Indeed, assuming we know $Y_{ms}$ , we can deduce $Y_{md}$ by using the symmetry property of the device; i.e, $Y_{md}$ can be calculated using the same equation used to calculate $Y_{ms}$ but after permuting $V_{S}$ and $V_{D}$ (or $i_{f}$ and $i_{r}$ or $q_{S}$ and $q_{d}$ ). Knowing both $Y_{ms}$ and $Y_{md}$ , we can compute $Y_{m}$ using (5.37). The gate-to-bulk admittance is related to the gate-to-source and gate-to-drain admittances by the following fundamental relation [38,44,78]: $$Y_{\text{GBi}} = \frac{n-1}{n} \left( j \,\omega C_{\text{OX}} - Y_{\text{GSi}} - Y_{\text{GDi}} \right),$$ (5.38) where $C_{\text{OX}} \triangleq W \ L \ C_{\text{ox}}$ . In addition, the bulk-to-source and bulk-to-drain admittances are related to the gate-to-source and gate-to-drain admittances by [38,44,78] $$Y_{\text{BSi}} = (n-1) Y_{\text{GSi}},$$ (5.39a) $$Y_{\text{BDi}} = (n-1) Y_{\text{GDi}}.$$ (5.39b) As for the transadmittances, knowing only one admittance is enough to calculate the four other ones. For example, if we know $Y_{GSi}$ , we can calculate $Y_{GDi}$ by symmetry, $Y_{BSi}$ and $Y_{BDi}$ using (5.39) and finally $Y_{GBi}$ by using (5.38). The NQS intrinsic small-signal model shown in Figure 5.9 is therefore fully characterized for a given operating point when one transadmittance and one admittance are known. All the other components are deduced either from symmetry or by using (5.37), (5.38), and (5.39). In addition, it can be shown that the transadmittances can always be written as the product of the dc transconductance, which accounts for the bias dependence, times a common normalized function $\xi_m[\theta(q_s,q_d)]$ , which accounts for the frequency dependence [44,78] $$Y_{\rm ms} = G_{\rm ms} \, \xi_{\rm m} [\theta(q_{\rm s}, \, q_{\rm d})],$$ (5.40a) $$Y_{\rm md} = G_{\rm md} \, \xi_{\rm m} [\theta(q_{\rm d}, \, q_{\rm s})], \tag{5.40b}$$ where $\theta = \omega/\omega_{qs} = \omega \tau_{qs}$ . Notice the symmetry property illustrated by the swapping of the position of the $q_s$ and $q_d$ variables as arguments of $\theta$ in (5.40). The exact derivation of the normalized function $\xi_m$ is a bit tedious and will not be described here. The detailed calculation can be found in [38,44,78]. Nevertheless, a very good approximation of $\xi_m$ valid in any mode of inversion is given by [44] $$\xi_{\rm m} = \frac{\lambda}{\sinh(\lambda)},\tag{5.41}$$ with $\lambda \triangleq (1+j) \sqrt{3\theta}$ . Note that for $\theta \ll 1$ , (5.41) can be approximated by a first-order function [44] $$\xi_{\rm m} \cong \frac{1}{1 + j \,\omega \tau_{\rm qs}} \qquad \text{for } \omega \tau_{\rm qs} \ll 1.$$ (5.42) The magnitude and phase of function $\xi_m$ are plotted versus the normalized frequency in Figure 5.10(a) (plain line) and compared to the first-order approximation (5.42) (dashed line) and also the second-order approximation (dashed-dotted line). Figure 5.10(a) shows that the first-order model can be used up to about $\theta \cong 1$ for both magnitude and phase. For $\theta > 1$ , the second-order model can be used up to about $\theta \cong 3$ and the full function has to be used above. The dash-double-dot curve corresponds to the QS model and will be discussed later in Section 5.3. The $\xi_{\rm m}$ function has been checked against measurements made on several devices and at different biases [44]. An example of such measurements made on a long-channel ( $L=10~\mu m$ ) N-type device in saturation is shown in Figure 5.10(b) for different gate bias ranging from **Figure 5.10** Normalized transdmittance function $\xi_{\rm m}$ versus normalized frequency. (a) Evaluated from (5.41). The line corresponds to the approximations given by (5.41), the dashed line corresponds to the first-order approximation given by (5.42), and the dashed-dotted line corresponds to the second-order approximation. (b) Comparison with measurements made on an N-channel device measured at different biases and properly normalized $V_{\rm G}=0.5$ to 1.5 V. This plot clearly shows that after proper frequency and bias normalization, all the curves corresponding to the different bias conditions fall on the same normalized $\xi_{\rm m}$ curve. It also demonstrates that the NQS transadmittances are fully characterized by the single normalized function $\xi_{\rm m}$ . Similarly, the $Y_{\rm GSi}$ and $Y_{\rm GDi}$ admittances can be written as a product of a bias-dependent capacitance (representing the QS approximation) times a common normalized function $\xi_{\rm c}[\Omega(q_{\rm s},q_{\rm d})]$ $$Y_{\text{GSi}} = j \,\omega C_{\text{GSi}}(q_{\text{s}}, q_{\text{d}}) \,\xi_{\text{c}}[\theta(q_{\text{s}}, q_{\text{d}})] = j \,\omega C_{\text{OX}} \,c_{\text{c}}(q_{\text{s}}, q_{\text{d}}) \,\xi_{\text{c}}[\theta(q_{\text{s}}, q_{\text{d}})],$$ (5.43a) $$Y_{\text{GDi}} = j \,\omega C_{\text{GSi}}(q_{\text{d}}, \, q_{\text{s}}) \,\xi_{\text{c}}[\theta(q_{\text{d}}, \, q_{\text{s}})] = j \,\omega C_{\text{OX}} \,c_{\text{c}}(q_{\text{d}}, \, q_{\text{s}}) \,\xi_{\text{c}}[\theta(q_{\text{d}}, \, q_{\text{s}})], \quad (5.43b)$$ where $c_c(q_s, q_d)$ is the normalized gate-to-source intrinsic capacitance $$c_{\rm c}(q_{\rm s},\ q_{\rm d}) \triangleq \frac{C_{\rm GSi}}{C_{\rm OX}} = \frac{q_{\rm s}}{3} \frac{2q_{\rm s} + 4q_{\rm d} + 3}{(q_{\rm s} + q_{\rm d} + 1)^2} = \begin{cases} 2/3 & \text{in strong inv. and sat.} \\ q_{\rm s} & \text{in weak inv. and sat.} \end{cases}$$ (5.44) A good approximation for the normalized function $\xi_c$ used for the admittances is given by [44] $$\xi_{\rm c} = \frac{\tilde{\xi}_{\rm c}(\theta)}{\sqrt[3]{\varrho + (1 - \varrho)\,\tilde{\xi}_{\rm c}(\theta/2)}},\tag{5.45}$$ with $$\tilde{\xi}_{c} \triangleq 2 \frac{\cosh(\lambda) - 1}{\lambda \sinh(\lambda)}$$ (5.46) and $$\varrho \triangleq \left[ \frac{10r (r+2)^2}{9(r+1) (r^2+3r+1)} \right]^{3/2}, \tag{5.47}$$ where r is defined as $$r \triangleq \frac{q_{\rm s} + 1/2}{q_{\rm d} + 1/2} = \sqrt{\frac{i_{\rm f} + 1/4}{i_{\rm r} + 1/4}}.$$ (5.48) Note that r is much smaller than 1 for $q_s \ll 1 \ll q_d$ , corresponding to strong inversion and reverse saturation, it is equal to unity when $q_s = q_d$ or when both $q_s \ll 1$ and $q_d \ll 1$ (corresponding to weak inversion), and finally r is much larger than 1 for $q_d \ll 1 \ll q_s$ , corresponding to strong inversion and forward saturation. Function $\xi_c$ is plotted in Figure 5.11(a) versus the normalized frequency $\theta \triangleq \omega$ $\tau_{qs}$ for different values of r. For $\theta \ll 1$ , $\xi_c \cong 1$ and therefore the admittances increase proportionally to $\theta$ . For $\theta \gg 1$ , $\xi_c \propto 1/\sqrt{\theta}$ meaning that the admittances then only increase proportionally to $\sqrt{\theta}$ . The proportionality factor depends on the parameter r. As shown in Figure 5.11(a), there is a small difference between the forward mode and the reverse mode, particularly on the phase, but in forward mode, there is very little difference between weak (r = 1) and strong inversion $(r \gg 1)$ since $\rho$ only varies from 1 to 1.17. Figure 5.11 Normalized admittance function $\xi_c$ versus normalized frequency. (a) Evaluated using (5.45) to (5.48) for different values of r with r=0 and 0.1 corresponding to strong inversion and reverse saturation ( $q_s \ll 1 \ll q_d$ ), r=1 corresponding to weak inversion and $r=+\infty$ corresponding to strong inversion and forward saturation ( $q_d \ll 1 \ll q_s$ ). (b) Different approximations of $\xi_c$ (for r=1). The line corresponds to the first-order approximation given by (5.49) and (5.45) and the dashed-dotted line corresponds to the second-order approximation. (c) Comparions with measurements made on a P-channel device measured at different biases and properly normalized Therefore, in forward mode, $\xi_c$ can be approximated by $\tilde{\xi}_c$ given by (5.46), which can be further approximated by the following first-order function: $$\xi_{\rm c} \cong \tilde{\xi}_{\rm c} \cong \frac{1}{1 + j \,\omega \tau_{\rm qs}/2} \qquad \text{for } \omega \tau_{\rm qs} \ll 1.$$ (5.49) The latter approximation is similar to the transadmittance approximation (5.42) except that the pole is a factor 2 higher than $\omega_{qs}$ . Function $\tilde{\xi}_c$ is plotted versus the normalized frequency in Figure 5.11(b) together with the first-order approximation (5.49) (dashed line) and also the second-order approximation (dashed-dotted line). As for the transadmittance approximation, the first-order admittance approximation can be used up to about $\theta \cong 1$ and the second-order approximation up to about $\theta \cong 3$ . As shown in Figure 5.11(c), the normalized admittance function $\xi_c$ has been validated against measurements made on a 300 $\mu$ m $\times$ 300 $\mu$ m P-channel MOS transistor integrated in a 0.35 $\mu$ m CMOS process and biased at different overdrive voltages. The fact that all the measured points fall onto the same curve illustrates the strength of the bias and frequency normalization processes. A simpler approximation of both the transadmittances and the admittances will be given in the next section and will lead to the QS model. #### 5.3 THE QS DYNAMIC SMALL-SIGNAL MODEL ## 5.3.1 Intrinsic Capacitances As mentioned in the previous section, for $\theta=\omega$ $\tau_{qs}\ll 1$ , the NQS function for the admittances $\xi_c$ is about equal to unity and the admittances reduce to the intrinsic capacitances. The normalized gate-to-source and gate-to-drain intrinsic capacitances are derived from (5.43) and (5.44) with $\xi_c=1$ $$c_{\text{GSi}} \triangleq \frac{C_{\text{GSi}}}{C_{\text{OX}}} = c_{\text{c}}(q_{\text{s}}, q_{\text{d}}) = \frac{q_{\text{s}}}{3} \frac{2q_{\text{s}} + 4q_{\text{d}} + 3}{(q_{\text{s}} + q_{\text{d}} + 1)^2},$$ (5.50a) $$c_{\text{GDi}} \triangleq \frac{C_{\text{GDi}}}{C_{\text{OX}}} = c_{\text{c}}(q_{\text{d}}, q_{\text{s}}) = \frac{q_{\text{d}}}{3} \frac{2q_{\text{d}} + 4q_{\text{s}} + 3}{(q_{\text{s}} + q_{\text{d}} + 1)^2},$$ (5.50b) whereas the gate-to-bulk, source-to-bulk, and drain-to-bulk intrinsic capacitances are derived from (5.38) and (5.39) respectively $$c_{\text{GBi}} \triangleq \frac{C_{\text{GBi}}}{C_{\text{OX}}} = \frac{n-1}{n} \left( 1 - c_{\text{GSi}} - c_{\text{GDi}} \right), \tag{5.51a}$$ $$c_{\text{BSi}} \triangleq \frac{C_{\text{BSi}}}{C_{\text{OX}}} = (n-1) c_{\text{GSi}},$$ (5.51b) $$c_{\text{BDi}} \stackrel{\triangle}{=} \frac{C_{\text{BDi}}}{C_{\text{OX}}} = (n-1) c_{\text{GDi}}.$$ (5.51c) **Figure 5.12** Normalized intrinsic capacitances versus the pinch-off voltage (a) and versus the drain voltage (b) They are plotted in Figure 5.12 for $\Gamma_{\rm b}=4$ $\sqrt{U_{\rm T}}$ and $\Psi_0=30$ $U_{\rm T}$ , together with the total gate capacitance $$c_{\text{Gi}} \triangleq c_{\text{GSi}} + c_{\text{GDi}} + c_{\text{GBi}} = \frac{1}{n} (n - 1 + c_{\text{GSi}} + c_{\text{GDi}}),$$ (5.52) where (5.51a) has been used. Figure 5.12 also shows the approximate values of the intrinsic normalized capacitances in strong inversion and saturation $$c_{\text{GSi}} \cong \frac{2}{3},\tag{5.53a}$$ $$c_{\text{GDi}} \cong 0,$$ (5.53b) $$c_{\text{GBi}} \cong \frac{n-1}{3n},\tag{5.53c}$$ $$c_{\text{BSi}} \cong (n-1)\frac{2}{3},\tag{5.53d}$$ $$c_{\text{BDi}} \cong 0.$$ (5.53e) Figure 5.12(b) also shows that for $v_d = v_s$ , $c_{GSi} = c_{GDi}$ and $c_{BSi} = c_{BDi}$ . It might be surprising that $c_{GSi}$ and $c_{GDi}$ are not exactly equal to 1/2 for $v_d = v_s = 0$ in Figure 5.12(b), but $c_{GSi}$ and $c_{GDi}$ are actually only equal to 1/2 asymptotically in very strong inversion and a little below 1/2 in strong inversion. In weak inversion, the normalized intrinsic capacitances are given by $$c_{\text{GSi}} \cong q_{\text{s}},$$ (5.54a) $$c_{\text{GDi}} \cong q_{\text{d}},$$ (5.54b) $$c_{\text{GBi}} \cong \frac{n-1}{n},\tag{5.54c}$$ $$c_{\text{BSi}} \cong (n-1) \ q_{\text{s}},\tag{5.54d}$$ $$c_{\text{BDi}} \cong (n-1) \ q_{\text{d}}. \tag{5.54e}$$ Since in weak inversion $q_s \ll 1$ and $q_d \ll 1$ , the intrinsic capacitances are dominated by $c_{GBi}$ . ## 5.3.2 Transcapacitances In the QS regime, $\theta=\omega$ $\tau_{qs}\ll 1$ and the first-order transadmittance function (5.42) can be further approximated as $$\xi_{\rm m} = \frac{Y_{\rm ms}}{G_{\rm ms}} = \frac{Y_{\rm md}}{G_{\rm md}} \cong 1 - j \,\omega \tau_{\rm qs} \qquad \text{for } \omega \tau_{\rm qs} \ll 1.$$ (5.55) The source transadmittance can then be written as $$Y_{\rm ms} \cong G_{\rm ms} (1 - j \omega \tau_{\rm qs}) = G_{\rm ms} - j \omega G_{\rm ms} \tau_{\rm qs} = G_{\rm ms} - j \omega C_{\rm ms},$$ (5.56) where $C_{\rm ms} \triangleq G_{\rm ms} \, \tau_{\rm qs}$ is defined as the *source transcapacitance*. A transcapacitance is similar to a transconductance except that the output current is proportional to the derivative of the control voltage instead of the control voltage itself. Similarly, the drain transadmittance can be written as $$Y_{\rm md} \cong G_{\rm md} (1 - j \omega \tau_{\rm qs}) = G_{\rm md} - j \omega C_{\rm md}, \tag{5.57}$$ with $C_{\rm md} \triangleq G_{\rm md} \ \tau_{\rm qs}$ being the *drain transcapacitance*. Using (5.37), the gate transadmittance is then given by $$Y_{\rm m} \cong G_{\rm m} (1 - j \omega \tau_{\rm qs}) = G_{\rm m} - j \omega C_{\rm m}, \qquad (5.58)$$ with $C_{\rm m} \triangleq G_{\rm m} \, \tau_{\rm qs}$ being the *gate transcapacitance* which is related to the source and drain transcapacitances by $$C_{\rm m} = \frac{C_{\rm ms} - C_{\rm md}}{n}.\tag{5.59}$$ The QS approximation of $\xi_m$ given by (5.55) is also plotted versus $\theta$ in Figure 5.10. The phase is identical to the first-order approximation (5.42), but as shown in Figure 5.10, the magnitude increases proportionally to $\theta$ instead of decreasing. This is a clear limitation of the QS approximation. It is important to note that any charge-based model implemented in a circuit simulator such as Spice without specific NQS model will show this behavior. It is therefore important to remember that the QS model is valid only to about a fraction of the QS frequency $\omega_{qs}$ (typically $\omega_{qs}/3$ ). By definition, the QS time constant is related to the transconductances and transcapacitances by $$\tau_{\rm qs} = \frac{C_{\rm ms}}{G_{\rm ms}} = \frac{C_{\rm md}}{G_{\rm md}} = \frac{C_{\rm m}}{G_{\rm m}}.$$ (5.60) From (5.32) and (5.4), we can derive the expression for the source and drain transcapacitances $$c_{\rm ms} \triangleq \frac{C_{\rm ms}}{C_{\rm OX}} = n \frac{q_{\rm s}}{15} \frac{4q_{\rm s}^2 + 4q_{\rm d}^2 + 12q_{\rm s}q_{\rm d} + 10q_{\rm s} + 10q_{\rm d} + 5}{(q_{\rm s} + q_{\rm d} + 1)^3},$$ (5.61a) $$c_{\rm md} \triangleq \frac{C_{\rm md}}{C_{\rm OX}} = n \frac{q_{\rm d}}{15} \frac{4q_{\rm s}^2 + 4q_{\rm d}^2 + 12q_{\rm s}q_{\rm d} + 10q_{\rm s} + 10q_{\rm d} + 5}{(q_{\rm s} + q_{\rm d} + 1)^3},$$ (5.61b) $$c_{\rm m} \triangleq \frac{C_{\rm m}}{C_{\rm OX}} = \frac{q_{\rm s} - q_{\rm d}}{15} \, \frac{4q_{\rm s}^2 + 4q_{\rm d}^2 + 12q_{\rm s}q_{\rm d} + 10q_{\rm s} + 10q_{\rm d} + 5}{(q_{\rm s} + q_{\rm d} + 1)^3}.$$ (5.61c) They are plotted versus $v_p$ and $v_d$ in Figure 5.13 for $\Gamma_b = 4 \sqrt{U_T}$ and $\Psi_0 = 30 U_T$ . As shown in Figure 5.13, the approximate values in strong inversion and saturation are given by $$c_{\rm ms} \cong n \, \frac{4}{15},\tag{5.62a}$$ $$c_{\rm md} \cong 0,$$ (5.62b) $$c_{\rm m} \cong \frac{4}{15}.\tag{5.62c}$$ It is important to note that these transcapacitances are of the same order of magnitude than the intrinsic capacitances and therefore cannot be neglected. We will see in Section 12.2 that neglecting, for example, $C_{\rm m}$ can lead to a large phase error on $Y_{\rm m}$ at RF (see Figure 12.3). ## 5.3.3 Complete QS Circuit The complete QS intrinsic small-signal schematic is shown in Figure 5.14, where the transad-mitances are modeled by three VCCS defined by (5.36) with $Y_{\rm m}$ , $Y_{\rm ms}$ , and $Y_{\rm md}$ given by (5.58), (5.56), and (5.57) respectively. Figure 5.13 Normalized transcapacitances versus the pinch-off voltage (a) and versus the drain voltage (b) Figure 5.14 The complete intrinsic QS small-signal equivalent circuit ## 5.3.4 Domains of Validity of the Different Models It is important to clearly understand the domains of validity of the three small-signal models shown in Figures 5.4, 5.9, and 5.14. The dc small-signal model of Figure 5.4 is strictly valid only at $\omega = 0$ . Now it can be used for many low-frequency circuit analyses to evaluate for example the dc gain. It can also be used when extrinsic capacitors, including interconnects, dominate, as is often the case. It is important to notice that very often the frequency limitation is not given by the intrinsic QS frequency but by the parasitic extrinsic elements or by some other component such as a load capacitor. Actually it is mainly when working at RF that the intrinsic frequency limitations become important and should be accounted for. But even at RF, the NQS regime should be avoided and therefore the NQS small-signal model of Figure 5.9 is seldom used. There are nevertheless some cases where the device might operate in NQS mode. For example, in some circuits like G<sub>m</sub>-C filters where nonminimum length P-channel transistors are used in the current mirror of the transconductor, the combination of nonminimum length and lower mobility of P-channel device might drive the device close to the NQS regime. The additional phase shift introduced by the NQS effect in the current mirror might then change the frequency behavior of the filter. It is therefore important to check whether any device operates close to the NQS regime. Also, increasing the QS frequency can simply be done by increasing the bias current at the cost of a higher power dissipation and a possible increase in the minimum required supply voltage in order to adapt for the increase of $V_{\rm DSsat}$ . It is then useful to evaluate the QS frequency and set it at a frequency just high enough for avoiding any NQS effects but without increasing the bias current prohibitively in order to maintain the power consumption as low as possible. Another situation where NQS effects might appear is when very fast clock signals are used with very steep slopes. At the start of the step signal, the transistor might momentarily be driven into NQS regime. Although this is usually a large-signal transient problem, it might be useful to discuss it here. Although it is possible to derive an exact small-signal solution, it is much more difficult (maybe even impossible) to derive an analytical large-signal NQS model. Only first- or secondorder approximations have been derived up to now [79]. On the other hand, large-signal transient simulations can be done quite easily by simply cutting the transistor channel into several slices [80]. This can easily be done by replacing in a circuit simulator a single transistor by a cascade of N fictitious transistors in series each having a length L/N, where L is the length of the original transistor [80]. This is illustrated in Figure 5.15(a), where 10 transistors connected in series have been used. Of course, the middle transistors should model only the intrinsic part of the device and hence all the extrinsic components such as the overlap capacitors and the access resistors have to be sized accordingly. In the following example, we simulated only the intrinsic behavior and therefore all the transistors include only the intrinsic part. The transistor is biased in strong inversion with a 1-V gate and drain voltage, corresponding to $V_G$ – $V_{\rm T0} \cong 0.4 \, \rm V$ or $IC \cong 28$ . The source voltage is biased at 0 V. To illustrate the NQS behavior, a negative step voltage of -100 mV is applied at the source as illustrated in Figure 5.16. Figure 5.15(b) shows how this step voltage propagates along the channel from the source to the drain. It clearly shows that the effect on the channel voltage close to the drain is not instantaneous and it takes some time for the step to reach the drain. The source and drain currents $I_{\rm S}$ and $I_{\rm D}$ are plotted versus time in Figure 5.15(c). It shows that the source and drain currents **Figure 5.15** (a) NQS transient simulations by slicing the channel of a single transistor of length L into several intrinsic transistors in series having a length equal to L/N. (b) Voltages along the channel due to a step voltage at the source. (c) Drain and source currents due to the step voltage at the source. (d) Zoom on the QS drain current showing the negative Dirac impulse occurring at the origin Figure 5.16 NQS transient simulations and drain and source currents showing the charge deficit at the drain are not equal and that the drain current lags the source current. This situation is reproduced in a slightly larger scale in Figure 5.16. Note that the area between the source current (top curve) and the drain current (lower curve) represents charges that actually never reach the drain and therefore constitutes a charge deficit at the drain. The result obtained from the QS model of a single transistor with the same total length and bias is also plotted in Figure 5.15(c). As expected from the expression of the source transadmittance (5.56), the response to this step voltage is a large negative peak (actually a Dirac impulse) corresponding to the derivative of the input voltage due to the transcapacitance part of the source transadmittance, followed by an instantaneous change of the drain current due to the transconductance part of the source transadmittance. Since the QS model ensures charge conservation, the negative spike represents the charge deficit at the drain observed in the NQS simulations but these charges are actually taken away from the drain current immediately instead of not reaching the drain as is the case in the NQS simulation. This is illustrated in Figure 5.15(d), where the QS drain current $I_D(QS)$ shown in Figure 5.15(c) has been zoomed out to show the negative impulse. Notice the large value of the negative impulse amplitude which in some cases may give rise to simulation (convergence) problems. Also plotted in Figure 5.15(c) is the result obtained from the time domain equivalent of the first-order NQS approximation given by (5.42). As expected it differs from the NQS simulation at small time values but then follows quite nicely the NQS simulation after about 150 ns. The major difference with the QS simulation is that the spike has now disappeared, avoiding any simulation problems. Note that the second-order NQS approximation would of course give an even better result. ## **6** The Noise Model This chapter is dedicated to the modeling of the noise in the MOS transistor focusing mainly on the intrinsic part and assuming that the device has a long channel and hence does not account for short-channel effects which are described in Section 9.4. There are mainly two kinds of noises coming from the channel region, namely the thermal noise and the flicker or 1/f noise. Both can be described by a local noise source which depends on the position along the channel. Section 6.1 shortly presents the different methods to calculate the power spectral density (PSD) of the drain current fluctuations, by integration of the local noise source along the channel. The method will then be applied for both the thermal noise and the flicker noise. The low-frequency thermal noise is then derived in Section 6.2. The thermal noise parameter is defined as the ratio of the drain thermal noise conductance to the output conductance at $V_D = V_S$ (or equivalently the source transconductance), and the thermal excess noise factor is the ratio of the drain thermal noise conductance and the gate transconductance. The use of these two parameters is illustrated by several circuit examples. Section 6.3 is devoted to flicker noise, which arises from several sources: the fluctuation of the number of mobile carriers in the channel, discussed in Section 6.3.1, the fluctuation of the mobility, presented in Section 6.3.2, and finally the flicker noise coming from the access resistances, described in Section 6.3.3. The bias dependence of all the three noise sources is particularly emphasized. All three contributions are compared in Section 6.3.4 using measured data from the literature. Finally, the scaling properties of the flicker noise are discussed in Section 6.3.5. #### **6.1 NOISE CALCULATION METHODS** ## 6.1.1 General Expression The origin of noise is related to local random fluctuations of the carrier velocity or the carrier density. These local fluctuations can be modeled by adding a random current to the local dc current as shown in Figure 6.1(a). They then propagate to the terminals resulting in fluctuations of the voltages or currents around the dc operating point. There are clearly two different parts in the noise analysis: the microscopic part which consists in deriving the statistics of the stochastic Figure 6.1 Equivalent circuits of the MOS transistor noisy channel illustrating different noise analysis approaches. (a) The Langevin method used by Klassen and Prins [81], where a distributed noise source is added to the differential equation giving the drain current. (b) Circuit obtained from (a) after linearization of the differential equation and keeping only the first-order terms. (c) Equivalent small-signal circuit approach: since the circuit of (b) is linear, the effect of each local noise source on the drain current fluctuation can be calculated separately and summed at the drain. (d) The impedance field method, where the current response $\delta I_D$ at the drain due to a current $\delta I_x$ injected at position x along channel and the corresponding current $A_i(x) \triangleq \delta I_D/\delta I_x$ are calculated. The noise is then evaluated from the derivative of $A_i(x)$ with respect to x process such as the velocity fluctuation and translating it into a variation of the local current, and the macroscopic part which consists in calculating the response of the terminal currents (or voltages) to these fluctuations or in other words how these local fluctuations propagate to the terminals and produce variations of the terminal voltages or currents. In this part we will mainly focus on the macroscopic part, namely finding a common expression for the PSD of the drain current fluctuations due to all the microscopic local noise sources located in the channel. At this stage, it is important to point out that these local fluctuations are always small and consequently, the analysis of the propagation of the noise sources to the terminal voltages or currents reduces to a linear analysis. Hence, the principle of superposition can be applied for adding the effects of all the noise sources along the channel. In principle, since these noise sources are random process, they might be spatially correlated, which should be accounted for when summing their effects. However, in all of the cases discussed below, it will be assumed that the local sources are spatially uncorrelated and therefore their PSD can be summed. Several methods have been used for the calculation of noise in the MOS transistor. A detailed description of all these different methods goes beyond the objective of this book, but they will be briefly illustrated below. The first approach is based on the Langevin method and was used by Klaassen and Prins [81] initially for deriving the thermal noise and was then extended by Klaassen to also account for the flicker noise [82] and by Langevelde to include also the induced gate noise [83]. It starts with the differential equation giving the drain current (4.5), to which a Langevin noise source $\delta I_n(x, t)$ is added as shown in Figure 6.1(a). This distributed noise source depends on the position along the channel and induce channel voltage fluctuations $\delta V_{\rm n}(x, t)$ that should normally be accounted for if the $\delta I_{\rm n}(x, t)$ would be large-signal fluctuations. Since these voltage fluctuations are much smaller than the thermodynamic voltage, the current differential equation can be linearized, resulting in the equivalent small-signal circuit shown in Figure 6.1(b). Since this equivalent circuit is now linear, the superposition principle can be used. The problem can then be reduced to isolating a single noise source in the channel and calculate its effect $\delta I_{\rm nD}$ on the drain terminal current as shown in Figure 6.1(c). The total effect is then obtained by summing the contributions of all the noise sources along the channel assuming they are spatially uncorrelated. This latter approach will be called the equivalent small-signal circuit approach. Note that a similar transmission line approach has also been used [84]. A third approach is the impedance field method (IFM) initially introduced by Shockley [85] and modified afterward by van Vliet [86,87]. As illustrated in Figure 6.1(d), the channel is excited by a current $\delta I_x$ at position x along the channel, and the current response $\delta I_D$ at the drain terminal and the corresponding current gain $A_i(x)\Delta\delta I_D/\delta I_x$ are calculated. The noise due to the local noise source at position x is then evaluated from the so-called *impedance* $field^2$ corresponding to the derivative of the current gain with respect to x at each position. Taking the derivative with respect to position corresponds actually to taking the difference between the current gain at positions $x + \Delta x$ and x, which is illustrated in Figure 6.1(e). If $\delta I_x$ is set equal to the local noise source $\delta I_n(x)$ , then the equivalent circuit of Figure 6.1(e) reduces to the circuit of Figure 6.1(c). The IFM is therefore equivalent to the small-signal circuit approach. A more rigorous demonstration shows that actually the three approaches mentioned above are equivalent [156]. <sup>&</sup>lt;sup>1</sup> It is sometimes also called the *two-transistor approach*. <sup>&</sup>lt;sup>2</sup> The name *impedance field* comes from the fact that the terminal voltage fluctuations were initially evaluated resulting in a gain between the excitation current and the voltage fluctuation that has the dimension of an impedance (it is actually a transimpedance). **Figure 6.2** MOS transistor cross-section with an infinitesimal noisy piece of channel between points x and $x + \Delta x$ and split into two noiseless transistors $M_1$ and $M_2$ In the following, we will derive a general analysis based on the more intuitive equivalent small-signal circuit approach, offering a common framework for the treatment of both thermal and flicker noise. To start, let us assume that the channel is noiseless except for a slice of the channel comprised between positions x and $x + \Delta x$ which is noisy and has a resistance $\Delta R$ as shown in Figure 6.2. The microscopic noise due to the channel slice is modeled by a current source $\delta I_n$ having a PSD $S_{\delta l^2}$ and connected between x and $x + \Delta x$ in parallel with the resistance $\Delta R$ of the slice. Note that a current source (Norton source) is used because the physical origin of noise is a random fluctuation of the carrier velocity and/or charge density, resulting in fluctuations of the local current which is then represented by a noise current source added to the dc current. The transistor can then be split into two noiseless transistors on each side of the noise current source, namely transistor $M_1$ of length x on the source side of point x and transistor $M_2$ of length L-x on the drain side. As mentioned above, it can be assumed that the noise voltage $\delta V_{\rm n}$ across resistance $\Delta R$ is much smaller than $U_{\rm T}$ and therefore a small-signal approach can be used. Both transistors $M_1$ and $M_2$ can then be replaced by their low-frequency small-signal equivalent circuits. For frequencies much below the channel cutoff frequency $\omega_{qs}$ (see equation (5.32) for definition), the capacitive coupling can be neglected. As illustrated in Figure 6.3, the equivalent circuits of transistors $M_1$ and $M_2$ reduce to two simple conductances, of values $G_s \triangleq G_{\text{md1}}$ on the source side and $G_d \triangleq G_{\text{ms2}}$ on the drain side. Since $\Delta R$ can obviously be neglected compared to the series connection of $G_{\rm s}$ and $G_{\rm d}$ , the drain current fluctuation $\delta I_{\rm nD}$ is then given by $$\delta I_{\rm nD} = G_{\rm ch} \Delta R \delta I_{\rm n}, \tag{6.1}$$ where conductance $G_{ch}$ corresponds simply to the series connection of $G_s$ and $G_d$ $$\frac{1}{G_{\rm ch}(x)} \triangleq \frac{1}{G_{\rm s}(x)} + \frac{1}{G_{\rm d}(x)}.$$ (6.2) Figure 6.3 Two-transistor equivalent circuit used for low-frequency noise calculation Note that both $G_s$ and $G_d$ and hence also $G_{ch}$ depend on the position x of the local noise source. The noise source $\delta I_n$ also depends on the position x along the channel and might also depend on frequency $\omega$ (for example when considering 1/f noise). The PSD of the drain current fluctuations due to noise current source $\delta I_n$ is then given by $$S_{\delta I_{\rm nD}^2}(\omega, x) = G_{\rm ch}^2(x) \Delta R^2(x) S_{\delta I_{\rm n}^2}(\omega, x).$$ (6.3) The PSD of the total noise current fluctuation at the drain $S_{\Delta I_{\rm nD}^2}$ due to all the different sections along the channel is obtained by summing their elementary contributions $S_{\delta I_{\rm nD}^2}$ assuming that the contribution of each slice at different positions along the channel remain uncorrelated. This translates into integrating the elementary contributions over the channel from source to drain, resulting in<sup>3</sup> $$S_{\Delta I_{\rm nD}^2}(\omega) = \int_0^L G_{\rm ch}^2(x) \Delta R^2(x) \frac{S_{\delta I_{\rm n}^2}(\omega, x)}{\Delta x} \, \mathrm{d}x. \tag{6.4}$$ Note that $S_{\delta I_n^2}$ has to be divided by $\Delta x$ in (6.4) to represent the contribution of the noise current source by unit length. As explained above, we have chosen to represent the noise source by a current source (Norton source) in parallel with the elementary section because it is closer to the physical origin of noise. As shown in Figure 6.4, we could of course also use an equivalent noise voltage source (Thévenin equivalent) defined by $$\delta V_{\rm n} = \Delta R \delta I_{\rm n}, \tag{6.5}$$ or in terms of PSD, $$S_{\delta V_s^2}(\omega, x) = \Delta R^2 S_{\delta I_s^2}(\omega, x). \tag{6.6}$$ <sup>&</sup>lt;sup>3</sup> Note that the contribution of one elementary slice to the drain current is written as $S_{\delta I_{\rm nD}^2}$ , whereas the total contribution of all the sections is written as $S_{\Delta I_{\rm nD}^2}$ . **Figure 6.4** Two-transistor equivalent circuits: (a) using the original noise current source of Figure 6.3; (b) circuit with an equivalent noise voltage source The drain current fluctuation due to $\delta V_n$ is then given as $$S_{\delta I_{\rm nD}^2}(\omega, x) = G_{\rm ch}^2(x) S_{\delta V_{\rm n}^2}(\omega, x).$$ (6.7) If the noise current sources $\delta I_n$ are spatially uncorrelated, so are the noise voltage sources $\delta V_n$ and (6.4) becomes $$S_{\Delta I_{nD}^2}(\omega) = \int_0^L G_{ch}^2(x) \frac{S_{\delta V_n^2}(\omega, x)}{\Delta x} dx.$$ (6.8) Equation (6.4) or (6.8) will be used below to derive the low-frequency thermal noise and flicker noise PSD in Sections 6.2 and 6.3 respectively. # 6.1.2 Long-Channel Simplification Conductance $G_{ch}$ is actually nothing else than the channel conductance $G_{ch}$ at point x. If the mobility is assumed to be constant, it is then given by $$G_{\rm ch} = \frac{\mathrm{d}I_{\rm D}}{\mathrm{d}V} = \mu(-Q_i)\frac{W}{L} = G_{\rm spec}\,q_{\rm i},\tag{6.9}$$ where $G_{\rm spec} \triangleq I_{\rm spec}/U_{\rm T} = 2n\beta U_{\rm T}$ . The resistance $\Delta R$ of a section, again assuming a constant mobility, is given by $$\Delta R = \frac{\Delta V}{I_{\rm D}} = \frac{\Delta x}{W\mu(-O_{\rm i})}.$$ (6.10) Note that the derivation in the case velocity saturation and mobility reduction due to the vertical field have to be accounted for is much more tedious and is presented in Section 9.4. Combining (6.9) and (6.10) into (6.3) results in $$S_{\delta I_{\rm nD}^2}(\omega, x) = \left(\frac{\Delta x}{L}\right)^2 S_{\delta I_{\rm n}^2}(\omega, x). \tag{6.11}$$ The PSD of the total drain current fluctuation is then given by $$S_{\Delta I_{\text{nD}}^2}(\omega) = \int_0^L \left(\frac{\Delta x}{L}\right)^2 \frac{S_{\delta I_{\text{n}}^2}(\omega, x)}{\Delta x} dx = \frac{1}{L^2} \int_0^L \Delta x S_{\delta I_{\text{n}}^2}(\omega, x) dx. \tag{6.12}$$ A more formal derivation of (6.12) is given in Appendix A2 at the end of this chapter, following the approach of Klaassen and Prins [81]. Note that the above model ignored the capacitive coupling of the noise generated in the channel to the gate. The latter will be analyzed in the high-frequency noise model described in Chapter 13. #### 6.2 LOW-FREQUENCY CHANNEL THERMAL NOISE #### 6.2.1 Drain Current Thermal Noise PSD The PSD of the drain current fluctuations due to thermal noise in the channel can be evaluated using (6.4) or (6.8). The PSD of the noise current source of one section is then simply given from (6.10): $$S_{\delta I_{\rm n}^2} = \frac{4kT}{\Delta R} = 4kT \frac{W\mu(-Q_{\rm i})}{\Delta x},\tag{6.13}$$ where k is the Boltzmann constant and T is the absolute temperature. The PSD of the total drain current fluctuation $S_{\Delta I_{nD}^2}$ is obtained from (6.12) as $$S_{\Delta I_{\rm nD}^2} \triangleq 4kT \cdot G_{\rm nD} = 4kT \frac{1}{L^2} \int_0^L W \mu[-Q_{\rm i}(x)] \, \mathrm{d}x$$ $$= 4kT \mu \frac{W}{L^2} \int_0^L [-Q_{\rm i}(x)] \, \mathrm{d}x, \tag{6.14}$$ where it has been assumed that the mobility $\mu$ is constant. The thermal noise conductance at the drain $G_{nD}$ is then defined as $$G_{\rm nD} \triangleq \mu \frac{W}{L^2} \int_0^L [-Q_{\rm i}(x)] \, \mathrm{d}x = \frac{\mu}{L^2} |Q_{\rm I}|,$$ (6.15) where $Q_{\rm I}$ is the total inversion charge in the channel given by $$Q_{\rm I} \triangleq W \int_0^L Q_{\rm i}(x) \, \mathrm{d}x. \tag{6.16}$$ Hence, for a mobility that is independent of the electric field, the noise conductance is proportional to the total inversion charge "stored" in the channel. Equation (6.15) can be written in normalized form as $$g_{\rm nD} \triangleq \frac{G_{\rm nD}}{G_{\rm spec}} = \int_0^1 q_{\rm i}(\xi) \cdot \mathrm{d}\xi = q_{\rm I} \triangleq \frac{Q_{\rm I}}{Q_{\rm spec}}.$$ (6.17) The total normalized inversion charge $q_{\rm I}$ can be evaluated using the drain current expression (4.21), repeated here for convenience $$i_{\rm d} = -(2q_{\rm i}+1)\,\frac{\mathrm{d}q_{\rm i}}{\mathrm{d}\xi},$$ and making a change of variable by expressing $d\xi$ as $$\mathrm{d}\xi = -\frac{2q_{\mathrm{i}} + 1}{i_{\mathrm{d}}}\mathrm{d}q_{\mathrm{i}}.\tag{6.18}$$ Replacing $d\xi$ in (6.17) by (6.18) results in $$g_{\text{nD}} = q_{\text{I}} = \int_{0}^{1} q_{\text{i}}(\xi) \, \mathrm{d}\xi = -\frac{1}{i_{\text{d}}} \int_{q_{\text{s}}}^{q_{\text{d}}} q_{\text{i}}(2q_{\text{i}} + 1) \, \mathrm{d}q_{\text{i}} =$$ $$= \frac{1}{6} \frac{4q_{\text{s}}^{2} + 3q_{\text{s}} + 4q_{\text{s}}q_{\text{d}} + 3q_{\text{d}} + 4q_{\text{d}}^{2}}{q_{\text{s}} + q_{\text{d}} + 1},$$ (6.19) where the expression of the normalized drain current (4.22) $$i_d = (q_s^2 + q_s) - (q_d^2 + q_d)$$ has been used. For $V_{\rm D}=V_{\rm S}$ (or $q_{\rm s}=q_{\rm d}$ ) and in saturation (i.e., for $q_{\rm s}\gg q_{\rm d}$ ), (6.19) can be simplified as $$g_{\rm nD} = q_{\rm I} = \begin{cases} q_{\rm s} & \text{for } V_{\rm D} = V_{\rm S}(q_{\rm s} = q_{\rm d}) \\ q_{\rm s} \frac{\frac{2}{3}q_{\rm s} + \frac{1}{2}}{q_{\rm s} + 1} & \text{in saturation } (q_{\rm s} \gg q_{\rm d}). \end{cases}$$ (6.20) In SI and saturation, $q_s \gg 1$ and (6.20) reduces to $$g_{\rm nD} = q_{\rm I} = \frac{2}{3}q_{\rm s},$$ (6.21) In WI, $q_s \ll 1$ and $q_d \ll 1$ , and (6.19) becomes $$g_{\rm nD} = q_{\rm I} = \frac{1}{2}(q_{\rm s} + q_{\rm d}) = \frac{1}{2}(i_{\rm f} + i_{\rm r}).$$ (6.22) The thermal noise conductance is then obtained as $$G_{\rm nD} = G_{\rm spec} g_{\rm nD} = \frac{I_{\rm spec}}{U_{\rm T}} \frac{i_{\rm f} + i_{\rm r}}{2} = \frac{I_{\rm F} + I_{\rm R}}{2U_{\rm T}}.$$ (6.23) The PSD is then given by $$S_{\Delta I_{\rm nD}^2} = 4kT \ G_{\rm nD} = 4kT \frac{I_{\rm F} + I_{\rm R}}{2U_{\rm T}} = 2q \ (I_{\rm F} + I_{\rm R}),$$ (6.24) Figure 6.5 Thermal noise equivalent circuit with noiseless transistor which corresponds to full shot noise of both the forward and the reverse components of the drain current [88]. This result might be surprising since the above derivation used the expression of the local thermal noise and integrated its effect on the drain current over the channel. In weak inversion the current is dominated by diffusion and, similar to a bipolar transistor, the noise can be interpreted as shot noise related to the potential barriers at the source and the drain. Nevertheless, it can be shown that expression (6.15) (or its normalized form (6.17)), which was derived with the assumptions of thermal noise due to the channel conductance, is valid in all regions of inversion [89,90]. Assuming that the channel thermal noise is the only source of noise within the transistor, for frequencies much below the channel cutoff frequency $\omega_{qs}$ , the noisy transistor can then be modeled as a noiseless device to which a noisy current source $\Delta I_{nD}$ is connected between drain and source as shown in Figure 6.5. This noisy current source has a PSD given by (6.14), where the noise conductance $G_{nD}$ is given by $$G_{\rm nD} = G_{\rm spec} \, q_{\rm I},\tag{6.25}$$ where $q_{\rm I}$ is given by (6.19). #### 6.2.2 Thermal Noise Excess Factor Definitions Several thermal noise excess factors can be defined according to the definitions introduced initially by van der Ziel [91]. The *thermal noise parameter* related to the drain terminal $\delta_{nD}$ is defined as<sup>4</sup> $$\delta_{\rm nD} \triangleq \frac{G_{\rm nD}}{G_{\rm ds0}},\tag{6.26}$$ where $G_{ds0}$ is the drain-to-source conductance at $V_{DS} = 0$ , $$G_{ds0} = G_{ms} = G_{spec} q_s. \tag{6.27}$$ <sup>&</sup>lt;sup>4</sup> Van der Ziel initially used $\gamma$ for the thermal noise parameter defined by (6.26) and $\alpha$ for the noise excess factor defined by (6.30). The most important noise excess factor from a circuit design point of view is the one given by (6.30), which has been called $\gamma$ in many papers instead of $\alpha$ as it was defined initially by Van der Ziel [91]. We will keep the circuit design definition of $\gamma$ and rename the Van der Ziel's $\gamma$ as δ. The $\delta_{nD}$ parameter shows how much the thermal noise of the active device deviates from the value it takes when it operates as a passive resistor of conductance $G_{ds0}$ . Since for $V_{DS}=0$ the noise conductance $G_{\rm nD}$ is equal to the channel conductance $G_{\rm ds0}$ , the noise parameter $\delta_{\rm nD}$ is then equal to unity. Assuming constant mobility, (6.25) can be used together with (6.27) in (6.26), allowing $\delta_{\rm nD}$ to be written in terms of the normalized charges as $$\delta_{\rm nD} = \frac{q_{\rm I}}{q_{\rm s}}.\tag{6.28}$$ In saturation, from (6.20), $\delta_{nD}$ is equal to $$\delta_{\rm nD} = \frac{2}{3} \frac{q_{\rm s} + 3/4}{q_{\rm s} + 1} = \begin{cases} 1/2 & \text{WI and saturation } (q_{\rm s} \ll 1) \\ 2/3 & \text{SI and saturation } (q_{\rm s} \gg 1). \end{cases}$$ (6.29) Note that the $\delta_{nD}$ thermal noise parameter compares the thermal noise conductance evaluated at a given operating point that is not necessarily the same as the one used to define the output conductance $G_{ds0}$ (i.e., $V_{DS} = 0$ ). It is therefore not very useful for circuit design and is used more for modeling purposes. For circuit design, it is more useful to define another figure of merit, $\gamma_{nD}$ , named the thermal noise excess factor related to the drain and defined as $$\gamma_{\rm nD} \stackrel{\triangle}{=} \frac{G_{\rm nD}}{G_{\rm m}} = \frac{g_{\rm nD}}{g_{\rm m}} = \frac{nq_{\rm I}}{q_{\rm s} - q_{\rm d}}.$$ (6.30) $\gamma_{\rm nD}$ represents how much noise is generated at the drain of a transistor for a given gate transconductance. Contrary to the $\delta_{nD}$ thermal noise parameter, the noise conductance and the gate transconductance used in the definition (6.30) are evaluated at the same operating point. $\gamma_{nD}$ has a direct impact on the noise performance of circuits. The smaller $\gamma_{nD}$ , the better the noise performance of the device. Note that $\gamma_{nD}$ can become quite large in the linear region when $V_D$ tends to $V_S$ . Indeed, in this region, the gate transconductance gets smaller as the drain-to-source voltage decreases, but the thermal noise conductance does not decrease, resulting in a degradation of the $\gamma_{nD}$ noise excess factor. At the limit when $V_{\rm D}$ becomes equal to $V_{\rm S}$ , the gate transconductance becomes zero and $\gamma_{\rm nD}$ tends to infinity. Note that $\gamma_{nD}$ is also a figure of merit that can be used for any transconductor (even for circuit transconductors) to evaluate how much thermal noise is generated for a given transconductance. The smaller $\gamma_{nD}$ , the better the transconductor. The $\delta_{nD}$ thermal noise parameter and the $\gamma_{nD}$ noise excess factor are related by $$\gamma_{\rm nD} = \frac{G_{\rm nD}}{G_{\rm ds0}} \frac{G_{\rm ds0}}{G_{\rm m}} = \delta_{\rm nD} \frac{G_{\rm ds0}}{G_{\rm m}} = \delta_{\rm nD} n \frac{G_{\rm ds0}}{G_{\rm ms} - G_{\rm md}} = \delta_{\rm nD} n \frac{q_{\rm s}}{q_{\rm s} - q_{\rm d}}. \tag{6.31}$$ In saturation, $G_{\rm md} = 0$ and $q_{\rm d} = 0$ , resulting in $$\gamma_{\rm nD} = \delta_{\rm nD} n \frac{G_{\rm ds0}}{G_{\rm ms}} = \delta_{\rm nD} n = \begin{cases} \frac{n}{2} & \text{WI and saturation} \\ n \frac{2}{3} & \text{SI and saturation,} \end{cases}$$ (6.32) Figure 6.6 Thermal noise parameter $\delta_{\rm nD}$ : (a) versus the inversion factor for a given $i_{\rm r}/i_{\rm f}$ ratio; (b) versus $v_{\rm ds}$ for a given $i_{\rm f}$ since $G_{ds0} = G_{ms}$ . For n = 1.5, the thermal noise factor in SI and in saturation is approximately equal to unity. The thermal noise parameter $\delta_{\rm nD}$ is plotted versus the inversion factor for different values of the $i_{\rm r}/i_{\rm f}$ ratios in Figure 6.6(a) and versus the normalized $v_{\rm ds} \triangleq V_{\rm DS}/U_{\rm T}$ voltage for a given inversion factor in Figure 6.6(b). It is important to notice that the above results have been obtained with the assumption of constant mobility along the channel. The latter assumption is valid for long-channel devices, where the lateral electric field $E_x$ remains much smaller than some critical field $E_c$ defined in Section 9.1. As soon as $E_x$ approaches $E_c$ , the carrier velocity starts to saturate and the mobility can no longer be considered as constant along the channel. Also, the carrier temperature starts to rise, increasing the thermal noise. These effects affect the thermal noise excess factor, which can become larger than its long-channel value. These effects will be discussed in detail in Section 9.4. ## 6.2.3 Circuit Examples The effect of thermal noise and more particularly the use of the noise parameters and noise excess factor are illustrated with three examples. The first is shown in Figure 6.7 and corresponds **Figure 6.7** Elementary sample-and-hold circuit used to illustrate the use of the thermal noise parameter to evaluate the rms noise voltage on capacitor C to a simple sample-and-hold function implemented with a MOS transistor operating as a switch and a hold capacitor on which the input voltage is sampled and held. To close the switch, the gate voltage is set to a sufficiently high value such that the on resistance $R_{\rm on}$ and the corresponding $R_{\rm on}$ C time constant are low enough to allow the voltage on the capacitor to settle at a value equal to the input voltage. After the output voltage has settled, the switch is opened and the voltage is sampled on capacitor C. Due to the thermal noise of the switch, in addition to the input voltage, there is also a noise voltage that is sampled. To evaluate the rms value of this noise voltage, the PSD of the noise voltage on capacitor C has to be evaluated first. As shown in Figure 6.7(b), this is done by setting the input voltage to zero and replacing the transistor by its equivalent small-signal circuit including the noise current between source and drain accounting for the thermal noise voltage of the channel. The equivalent circuit simplifies to a simple parallel RC network as shown in Figure 6.7(b). The output noise voltage is then simply equal to the low-pass filtered current noise according to $$V_{\rm n} = \frac{-R_{\rm on}}{1 + j\,\omega/\omega_{\rm c}}\,I_{\rm n},\tag{6.33}$$ where $\omega_c \triangleq 1/(R_{\rm on}C)$ is the cutoff frequency. The PSD of the output noise voltage is then given by $$S_{V_n^2} = \left| \frac{R_{\text{on}}}{1 + j \, \omega / \omega_c} \right|^2 S_{I_n^2} = \frac{R_{\text{on}}^2}{1 + (\omega / \omega_c)^2} S_{I_n^2},$$ (6.34) with $S_{I_n^2}$ given by $$S_{I_{\rm n}^2} = 4kTG_{\rm nD}. (6.35)$$ In this particular example, after the voltage has settled, the $V_{\rm DS}$ voltage is equal to zero and therefore it is better to use the definition of the noise parameter for $G_{\rm nD}$ $$G_{\rm nD} = \delta_{\rm nD} G_{\rm ms} = G_{\rm ms} = G_{\rm spec} q_{\rm s}, \tag{6.36}$$ since for $V_D = V_S$ , $\delta_{nD} = 1$ . Note that $R_{on} = 1/G_{ms}$ . Even though the transistor is usually an active device, in this particular case it operates as a simple (nonlinear) resistor and the variance of the output voltage can be found directly by applying the Bode theorem (see Appendix 6.4), **Figure 6.8** Linearized MOS transconductor using transistor $M_1$ biased in the linear region, illustrating the use of the thermal noise excess factor resulting in $$\overline{V_{\rm n}^2} = \frac{kT}{C}.\tag{6.37}$$ Another example with a MOS transistor biased in the linear region is the linearized transconductor shown in Figure 6.8. It is similar to a cascode stage except that in this case the driver transistor $M_1$ is biased in the linear region instead of saturation to take advantage of the linear transconductance. Indeed, in the linear region, the gate transconductance is given by $$G_{\rm m} = \beta V_{\rm DS} \tag{6.38}$$ and is therefore set by the drain-to-source voltage, which has to be chosen smaller than the pinch-off voltage in order to bias the transistor in the linear region. The overall transconductance $G_{\rm m}$ is obtained from the analysis of the small-signal equivalent circuit of Figure 6.8(b), resulting in $$G_{\text{meq}} \triangleq \frac{-I_{\text{out}}}{\Delta V_{\text{in}}} = \frac{G_{\text{ml}}}{1 + G_{\text{mdl}}/G_{\text{ms2}}} \cong G_{\text{ml}} \quad \text{for } G_{\text{ms2}} \gg G_{\text{mdl}}.$$ (6.39) This means that for $G_{\text{ms2}} \gg G_{\text{md1}}$ , the overall transconductance $G_{\text{meq}}$ is equal to the transconductance $G_{\text{m1}}$ of $M_1$ . The latter condition suggests to bias $M_2$ in weak inversion in order to get the largest source transconductance for the imposed bias current. A first-order noise analysis can be carried out by setting the $\Delta V_{\rm in}$ to zero and assuming that the cascode transistor $M_2$ and the bias current source can be made noiseless, the only noise contributor being transistor $M_1$ . With the help of the small-signal circuit shown in Figure 6.8(c), the output noise current is given by $$I_{\text{nout}} = -\frac{I_{\text{nl}}}{1 + G_{\text{mdl}}/G_{\text{ms2}}} \cong I_{\text{nl}} \quad \text{for } G_{\text{ms2}} \gg G_{\text{mdl}},$$ (6.40) which means that all the current noise generated by transistor $M_1$ is conveyed to the output. The output noise current PSD is then equal to the PSD of transistor $M_1$ : $$S_{I_{\text{nout}}^2} \triangleq 4kT \ G_{\text{nout}} \cong S_{I_{\text{nl}}^2} = 4kT \ G_{\text{nD1}}.$$ (6.41) As mentioned above, this linearized transconductor can be evaluated in terms of noise performance by evaluating its noise excess factor $$\gamma_{\text{neq}} \triangleq \frac{G_{\text{nout}}}{G_{\text{meq}}} \cong \frac{G_{\text{nDl}}}{G_{\text{ml}}} = \gamma_{\text{nDl}},$$ (6.42) which is simply equal to the thermal noise excess factor $\gamma_{nD1}$ of transistor $M_1$ . Since $M_1$ is biased in strong inversion and in the linear region, (6.30) simplifies to $$q_{11} \cong \frac{2}{3} \frac{q_{s1}^2 + q_{s1}q_{d1} + q_{d1}^2}{q_{s1} + q_{d1}},\tag{6.43}$$ and the thermal noise excess factor becomes $$\gamma_{\text{nD1}} = \frac{n_1 q_{\text{II}}}{q_{\text{s1}} - q_{\text{d1}}} = n_1 \frac{2}{3} \frac{q_{\text{s1}}^2 + q_{\text{s1}} q_{\text{d1}} + q_{\text{d1}}^2}{q_{\text{s1}}^2 - q_{\text{d1}}^2} = n_1 \frac{2}{3} \frac{1 + \alpha + \alpha^2}{1 - \alpha^2},$$ (6.44) where $$\alpha \triangleq \frac{q_{\rm dl}}{q_{\rm sl}},\tag{6.45}$$ which in strong inversion is equal to $$\alpha = \frac{v_{\rm pl} - v_{\rm dl}}{v_{\rm pl}} = 1 - \varepsilon,\tag{6.46}$$ with $\varepsilon \triangleq v_{\rm dl}/v_{\rm pl}$ . Since the drain voltage of $M_1$ has to be much smaller than its pinch-off voltage $\varepsilon \ll 1$ and hence (6.44) can be approximated by $$\gamma_{\text{nD1}} \cong \frac{n_1}{\varepsilon} = n_1 \frac{v_{\text{pl}}}{v_{\text{dl}}} \cong \frac{V_{\text{G1}} - V_{\text{T0n}}}{V_{\text{DS}}}.$$ (6.47) For biasing $M_1$ in the linear region, the overdrive voltage is necessarily larger than the $V_{\rm DS}$ voltage, resulting in a thermal noise excess factor larger than the value obtained in saturation (about equal to $n \, 2/3 \cong 1$ ). The last example is shown in Figure 6.9 and corresponds to a diode-connected MOS transistor. The noise PSD of the voltage fluctuation across capacitor C can be evaluated from the small-signal circuit given in Figure 6.9(b), where the conductance $G_{\rm m}$ corresponds to the small-signal conductance of the diode-connected transistor M and the noise current source to its thermal noise. The noise voltage fluctuation $V_n$ is then given by $$V_{\rm n} = -\frac{1}{G_{\rm m}} \frac{1}{1 + i\,\omega/\omega_c} I_{\rm n},\tag{6.48}$$ Figure 6.9 Diode-connected MOS transistor used to illustrate the use of the thermal noise excess factor in circuits where $\omega_c \triangleq G_m/C$ is the cutoff frequency of the low-pass filtered white noise. The corresponding PSD is then given by $$S_{V_n^2} = \frac{1}{G_m^2} \frac{1}{1 + (\omega/\omega_c)^2} S_{I_n^2}, \tag{6.49}$$ with $S_{I_n^2}$ given by (6.35) with $G_{nD}$ equal to $$G_{\rm nD} = \gamma_{\rm nD} G_{\rm m}. \tag{6.50}$$ Rewriting $S_{V_n^2} = 4kT R_n(\omega)$ , where $R_n(\omega)$ corresponds to the gate input-referred equivalent noise resistance given by $$R_{\rm n}(\omega) = \frac{\gamma_{\rm nD}}{G_{\rm m}} \frac{1}{1 + (\omega/\omega_{\rm c})^2}.$$ (6.51) Note that $R_n(\omega)$ is frequency dependent. The noise voltage variance is then obtained by integrating the PSD over the frequency from 0 to $+\infty$ . Since the cutoff frequency and the noise resistance are respectively proportional and inversely proportional to $G_m$ , the integral does not depend on $G_m$ . This is similar to the simple RC network discussed in Appendix 6.4 except for the additional $\gamma_{nD}$ parameter. The variance is therefore given by $$\overline{V_{\rm n}^2} = \gamma_{\rm nD} \frac{kT}{C}.\tag{6.52}$$ The thermal noise voltage variance is therefore $\gamma_{nD}$ times that of a passive RC circuit. Since for long-channel devices, $\gamma_{nD}$ can be smaller than 1 (but is always larger than 1/2), the noise generated on capacitor C by an active transistor connected like a diode can be smaller than that obtained from a passive RC circuit. For a long-channel device, in strong inversion and saturation, $\gamma_{nD} \cong 1$ and there is almost no difference. As will be shown in Section 9.4, for short-channel devices (actually at high lateral electric field), the noise excess factor $\gamma_{nD}$ can become significantly larger than 1, degrading the performance of analog circuits. #### **6.3 FLICKER NOISE** In addition to the thermal noise of the channel described above, the MOS transistor also exhibits flicker or 1/f noise. As its name suggests, flicker noise is characterized by a PSD that is inversely proportional to frequency. It therefore mainly dominates at low frequency, below the so-called corner frequency $f_k$ defined as the frequency at which 1/f noise contributes equally than the channel thermal noise to the total noise PSD (referred indifferently at the drain or at the gate). Because the 1/f noise scales inversely proportional to the gate area, it is becoming a major issue for analog IC design in deep and ultradeep submicron devices. Corner frequencies of several tens of megahertz are now typical, and hence low-frequency analog circuits are usually totally dominated by 1/f noise. Techniques exist to reduce or even eliminate this low-frequency noise. The most obvious one is to size the gate area in order to bring down the corner frequency to an acceptable value. This is done at the expense of higher capacitances, which require higher transconductance and hence higher current for the same characteristic frequency. Other circuit techniques such as chopper stabilization and correlated double sampling can be used to eliminate the 1/f noise [92, 93]. There are basically two main causes to this 1/f noise. The first results from carrier fluctuations of the inversion charge due to trapping in traps located in the oxide close to the Si–SiO<sub>2</sub> interface, whereas the second originates from fluctuations of the carrier mobility. Each of these causes will be presented below. # 6.3.1 Carrier Number Fluctuations (Mc Worther Model) The flicker noise due to carrier fluctuations originates from the fluctuations of the inversion charge close to the Si–SiO<sub>2</sub> interface due to variations of the interfacial oxide charge resulting from dynamic trapping/detrapping of mobile carriers from the channel into slow border traps [91,94–96]. Consider again a section of the channel comprised between x and $x + \Delta x$ . The current at position x is obtained from (4.5) $$I_{\rm D} = WqN(x)\mu \frac{\mathrm{d}V}{\mathrm{d}x},$$ where $N(x) = -Q_i(x)/q$ is the number of carriers per unit area. If a number of carriers get trapped at a position x, the relative current fluctuation is then given by $$\frac{\delta I_{\rm D}(x)}{I_{\rm D}} = \frac{\delta N}{N} + \frac{\delta \mu}{\mu},\tag{6.53}$$ where the mobility fluctuation term is induced by the influence of the trapping on the scattering mechanism. The mobility being affected by the trapping mechanism hence depends on the number of trapped charges per unit area $N_t$ according to [97, 98] $$\frac{1}{\mu} = \frac{1}{\mu_0} + \tilde{\alpha}_{\rm c} N_{\rm t} = \frac{1}{\mu_0} + \alpha_{\rm c} |Q_{\rm t}|,\tag{6.54}$$ where $Q_t \triangleq -qN_t$ is the trapped charge density and $\alpha_c \triangleq \widetilde{\alpha}_c/q$ is the Coulomb scattering coefficient which is about $10^4$ Vs/C for electrons and $10^5$ Vs/C for holes in silicon [95, 97, 98]. Accordingly, $\widetilde{\alpha}_c$ is about $1.6 \times 10^{-15}$ Vs for electrons and $1.6 \times 10^{-14}$ Vs for holes in silicon. Accounting for this scattering mechanism, (6.53) can be rewritten as $$\frac{\delta I_{\rm D}(x)}{I_{\rm D}} = \left(\frac{1}{N} \frac{\mathrm{d}N}{\mathrm{d}N_{\rm t}} + \frac{1}{\mu} \frac{\mathrm{d}\mu}{\mathrm{d}N_{\rm t}}\right) \delta N_{\rm t} = \left(\frac{1}{N} \frac{\mathrm{d}N}{\mathrm{d}N_{\rm t}} - \widetilde{\alpha}_{\rm c} \,\mu\right) \delta N_{\rm t}.\tag{6.55}$$ We can relate $\delta N$ and $\delta N_t$ considering that the fluctuation $\delta Q_t$ of the trapped charge density causes a variation $\delta \Psi_s$ of the surface potential which produces a change of all the charges that depend directly on $\Psi_s$ , namely the inversion charge, the depletion charge, and the gate charge. These other charges vary according to the charge conservation principle, resulting in [99] $$\delta Q_{g} + \delta Q_{b} + \delta Q_{i} = -\delta Q_{t}, \tag{6.56}$$ where $\delta Q_g$ , $\delta Q_b$ and $\delta Q_i$ are the induced fluctuations of the gate, depletion, and inversion charge densities respectively.<sup>5</sup> They can be related to the fluctuation of the surface potential $\delta \Psi_s$ according to [99] $$\delta Q_{\rm g} = -C_{\rm ox} \, \delta \Psi_{\rm s},\tag{6.57a}$$ $$\delta Q_{\rm b} = -C_{\rm b} \, \delta \Psi_{\rm s},\tag{6.57b}$$ $$\delta Q_{\rm i} = -C_{\rm i} \, \delta \Psi_{\rm s}. \tag{6.57c}$$ It follows that [99] $$R \triangleq \frac{\delta N}{\delta N_{\rm t}} = \left| \frac{\delta Q_{\rm i}}{\delta Q_{\rm t}} \right| = \frac{C_{\rm i}}{C_{\rm i} + C_{\rm ox} + C_{\rm d}}.$$ (6.58) It can be shown from (4.3) and assuming V = const., that $C_i \cong -Q_i/U_T$ and therefore [98] $$R \cong \frac{Q_{\rm i}}{Q_{\rm i} + Q^*} = \frac{N}{N + N^*},$$ (6.59) where $Q_i = -qN$ and $$Q^* = -qN^* = -U_T C_{\text{ox}} \left( 1 + \frac{C_{\text{d}}}{C_{\text{ox}}} \right).$$ (6.60) From the definition (3.70), the term $1 + C_{\rm d}/C_{\rm ox}$ in (6.60) is actually the slope factor in weak inversion $n_{\rm w}$ which is approximately equal to the slope factor n. Equation (6.60) then reduces <sup>&</sup>lt;sup>5</sup> Note that the additional variation of the interface traps $\delta Q_{it}$ , originally included in the analysis presented in [98,99], has been neglected considering that they are much smaller than the variations of the other charges. to $$Q^* \cong -nU_{\rm T}C_{\rm ox} = \frac{Q_{\rm spec}}{2},\tag{6.61}$$ with $Q_{\rm spec}$ given by (3.42). Equation (6.59) then becomes $$R = \frac{\delta N}{\delta N_{\rm t}} \cong \frac{Q_{\rm i}}{Q_{\rm i} + Q_{\rm spec}/2} = \frac{q_{\rm i}}{q_{\rm i} + 1/2}.$$ (6.62) Using (6.62), the relative local current fluctuation (6.55) can be written as $$\frac{\delta I_{\rm D}(x)}{I_{\rm D}} = \left(\frac{1}{q_{\rm i} + 1/2} + \alpha \mu\right) \frac{\delta N_{\rm t}}{N_{\rm spec}},\tag{6.63}$$ where $N_{\rm spec} \triangleq -Q_{\rm spec}/q = 2kTnC_{\rm ox}/q^2$ and $\alpha \triangleq \alpha_{\rm c}(-Q_{\rm spec}) = \widetilde{\alpha}_{\rm c} \cdot N_{\rm spec}$ is a coefficient related to the Coulomb scattering coefficient. The corresponding PSD of the local noise current source $\delta I_n$ normalized to the square of the dc current is then given by $$\frac{S_{\delta I_{\rm n}^2}}{I_{\rm D}^2}\Big|_{\Delta N} = \left(\frac{1}{q_{\rm i} + 1/2} + \alpha \mu\right)^2 \frac{S_{\delta N_{\rm t}^2}}{N_{\rm spec}^2}.$$ (6.64) The PSD of the trap charge density fluctuation $S_{\delta N_t^2}$ depends essentially on the trapping mechanisms into the oxide. For tunneling process, the trapping probability decreases exponentially with the distance from the Si–SiO<sub>2</sub> interface into the oxide. The trapping charge density fluctuation PSD is then defined by [91, 94–96] $$S_{\delta N_{\rm t}^2} = \frac{kT\lambda N_{\rm T}}{W\Delta xf},\tag{6.65}$$ where f is the frequency, $\lambda$ is the tunneling attenuation distance ( $\approx 0.1 \, \mathrm{nm}$ ) [95], and $N_{\mathrm{T}}$ the oxide volumetric trap density per unit energy in $\mathrm{eV}^{-1} \cdot \mathrm{m}^{-3}$ evaluated close to the Fermi energy level. Note that $N_{\mathrm{T}}$ is obtained from measurements and typically ranges from $10^{-17}$ to $10^{-16} \, \mathrm{eV}^{-1} \cdot \mathrm{cm}^{-3}$ . The fluctuation of the drain current due to an elementary section is then given by (6.3) $$\frac{S_{\delta I_{\text{nD}}^2}}{I_{\text{D}}^2}\bigg|_{\Delta N} = G_{\text{ch}}^2 \Delta R^2 \frac{S_{\delta I_{\text{n}}^2}}{I_{\text{D}}^2}\bigg|_{\Delta N} = \left(\frac{\Delta x}{L}\right)^2 \frac{S_{\delta I_{\text{n}}^2}}{I_{\text{D}}^2}\bigg|_{\Delta N} = \left(\frac{\Delta x}{L}\right)^2 \left(\frac{1}{q_{\text{i}} + 1/2} + \alpha \mu\right)^2 \frac{S_{\delta N_{\text{t}}^2}}{N_{\text{spec}}^2}, \tag{6.66}$$ where a constant mobility is assumed.<sup>6</sup> Finally, the relative PSD of the total fluctuation of the <sup>&</sup>lt;sup>6</sup> This is in contradiction with the scattering mechanism described above which would imply that the mobility is dependent on the inversion charge and hence on bias. Nevertheless, this approximation allows to derive a simple first-order approximation of the bias dependence of the flicker noise. drain current is obtained by integration according to (6.12) $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2}\bigg|_{\Lambda N} = \frac{1}{L^2} \int_0^L \Delta x \left. \frac{S_{\delta I_{\rm n}^2}}{I_{\rm D}^2} \right|_{\Lambda N} dx = S_{\rm D}|_{\Delta N} K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta N}, \tag{6.67}$$ with $$S_{\rm D}|_{\Delta N} \triangleq \frac{q^4 \lambda N_{\rm T}}{kT W L n^2 C_{\rm ox}^2 f}.$$ (6.68) If we assume that $S_D|_{\Delta N}$ is only weakly bias dependent, most of the bias dependence is accounted for by the unitless factor $K_D(q_s, q_d)|_{\Delta N}$ defined by $$K_{D}(q_{s}, q_{d})|_{\Delta N} \triangleq \frac{1}{4} \int_{0}^{1} \left(\frac{1}{q_{i} + 1/2} + \alpha \mu\right)^{2} d\xi$$ $$= \frac{1}{4i_{d}} \int_{q_{d}}^{q_{s}} \left(\frac{1}{q_{i} + 1/2} + \alpha \mu\right)^{2} (2q_{i} + 1) dq_{i}$$ $$= \frac{1}{2i_{d}} \ln\left(\frac{1 + 2q_{s}}{1 + 2q_{d}}\right) + \frac{\alpha \mu}{1 + q_{s} + q_{d}} + \left(\frac{\alpha \mu}{2}\right)^{2},$$ (6.69) with $\xi \triangleq x/L$ and $i_d = q_s^2 - q_d^2 + q_s - q_d = (q_s - q_d) (1 + q_s + q_d)$ . The bias-dependent factor $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta N}$ is plotted versus the inversion factor in saturation in Figure 6.10(a) for two values of the $\alpha\mu$ product. The value $\alpha\mu=0.4$ used in Figure 6.10 has been taken from Table 6.1 [100]. In very strong inversion $K_D(q_s, q_d)|_{AN}$ tends to $$K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta N} \cong \left(\frac{\alpha \mu}{2}\right)^2 \quad \text{for } q_{\rm s}, \ q_{\rm d} \gg 1,$$ (6.70) whereas in weak inversion $K_D(q_s, q_d)|_{\Delta N}$ reduces to $$K_{\mathrm{D}}(q_{\mathrm{s}}, q_{\mathrm{d}})|_{\Delta N} \cong \left(1 + \frac{\alpha \mu}{2}\right)^2 \quad \text{for } q_{\mathrm{s}}, q_{\mathrm{d}} \ll 1,$$ (6.71) **Figure 6.10** Bias-dependent factors $K_D(q_s, q_d)|_{\Delta N}$ and $K_G(q_s, q_d)|_{\Delta N}$ versus the inversion factor $i_f$ in saturation and for $\eta = 1/2$ which is equal to unity when the mobility fluctuations induced by the carrier trapping mechanism can be ignored (i.e., for $\alpha = 0$ ). As shown in Figure 6.10(a), the behavior of $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta N}$ very much depends on the value of the $\alpha\mu$ product. For values of $\alpha\mu$ that get close to unity, $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta N}$ starts to saturate to $(\alpha\mu/2)^2$ in very strong inversion. On the other hand, for small values of $\alpha\mu$ , Figure 6.10(a) shows that $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta N}$ is very close to the square of normalized $G_{\rm m}/I_{\rm D}$ curve. For circuit design, it is more useful to refer the flicker noise PSD at the gate by dividing $S_{\Delta I_{\rm nD}^2}\Big|_{\Lambda N}$ by $G_{\rm m}^2$ , resulting in $$S_{\Delta V_{\rm G}^2}\Big|_{\Delta N} \triangleq \frac{S_{\Delta I_{\rm nD}^2}\Big|_{\Delta N}}{G_{\rm m}^2} = S_{\rm D}|_{\Delta N} K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta N} \left(\frac{I_{\rm D}}{G_{\rm m}}\right)^2$$ $$= S_{\rm G}|_{\Delta N} K_{\rm G}(q_{\rm s}, q_{\rm d})|_{\Delta N}, \qquad (6.72)$$ where $$S_{\rm G}|_{\Delta N} \triangleq \frac{q^2 kT \lambda N_{\rm T}}{W L C_{\rm op}^2 f}.$$ (6.73) Assuming again that $S_G|_{\Delta N}$ is only weakly bias dependent, most of the bias dependence is captured by the factor $K_G(q_s, q_d)|_{\Delta N}$ defined by $$K_{\rm G}(q_{\rm s}, q_{\rm d})|_{\Lambda N} \triangleq (1 + q_{\rm s} + q_{\rm d})^2 K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Lambda N}.$$ (6.74) The bias-dependent term $K_G(q_s, q_d)|_{\Delta N}$ is plotted versus the inversion factor in saturation in Figure 6.10(b) for the same values of $\alpha\mu$ used in Figure 6.10(a). As explained above, when the correlation term $\alpha\mu$ is much smaller than 1, $K_D(q_s, q_d)|_{\Delta N}$ is approximately equal to $(G_m n U_T/I_D)^2$ in saturation and hence $K_G(q_s, q_d)|_{\Delta N}$ is only weakly bias dependent. As shown in Figure 6.10(b), for $\alpha=0$ , it approximately changes only by a factor 2 over 6 decades of current. This is no more the case when $\alpha\mu$ gets closer to 1. In this case the gate-referred flicker noise starts to increase significantly in strong inversion. Figure 6.10(b) also indicates that the flicker noise referred to the gate in saturation and due to number fluctuation is minimum in weak inversion. The source of flicker noise coming from the fluctuation of the mobility will be discussed in the next section. ### 6.3.2 Mobility Fluctuations (Hooge Model) In the Hooge model [101], the drain current noise results from the fluctuations of the carrier mobility. The PSD of the local noise current source of an elementary section is given by [91] $$\frac{S_{\delta I_{\rm n}^2}}{I_{\rm D}^2}\Big|_{\Delta \mu} = \frac{\alpha_{\rm H} q}{W \Delta x (-Q_{\rm i}) f},$$ (6.75) where $\alpha_H$ is the Hooge parameter which is unitless and ranges from about $10^{-4}$ to $10^{-6}$ . Assuming a constant average mobility, the fluctuation of the drain current due to an elementary channel section is then given by (6.11) $$\frac{S_{\delta I_{\rm nD}^2}}{I_{\rm D}^2}\Big|_{\Delta\mu} = \left(\frac{\Delta x}{L}\right)^2 \frac{S_{\delta I_{\rm n}^2}}{I_{\rm D}^2}\Big|_{\Delta\mu} = \frac{\Delta x \,\alpha_{\rm H} \,q}{W \,L^2 \,(-Q_{\rm i}) \,f}.$$ (6.76) The PSD of the total fluctuation of the drain current is then given by $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2}\bigg|_{\Delta\mu} = S_{\rm D}|_{\Delta\mu} \ K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta\mu} \,, \tag{6.77}$$ with $$S_{\rm D}|_{\Delta\mu} \triangleq \frac{\alpha_{\rm H} \ q^2}{kT \ W \ L \ nC_{\rm ox} \ f},$$ (6.78) and where $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu}$ accounts for the bias dependence and is defined by $$K_{D}(q_{s}, q_{d})|_{\Delta\mu} \triangleq \int_{0}^{1} \frac{d\xi}{2q_{i}(\xi)} = \frac{1}{i_{d}} \int_{q_{d}}^{q_{s}} \left(1 + \frac{1}{2q_{i}}\right) dq_{i} =$$ $$= \frac{1}{i_{d}} \left[q_{s} - q_{d} + \frac{1}{2} \ln\left(\frac{q_{s}}{q_{d}}\right)\right]$$ $$= \frac{1}{1 + q_{s} + q_{d}} \left[1 + \frac{\ln\left(q_{s}/q_{d}\right)}{2(q_{s} - q_{d})}\right].$$ (6.79) The bias-dependent factor $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu}$ is plotted versus the inversion factor in saturation (i.e., assuming a constant ratio $q_{\rm s}/q_{\rm d}=100$ ) in Figure 6.11(a). In weak inversion, $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu}$ is approximately given by $$K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta\mu} \cong \frac{\ln(q_{\rm s}/q_{\rm d})}{2(q_{\rm s} - q_{\rm d})} = \frac{\ln(i_{\rm f}/i_{\rm r})}{2i_{\rm d}} = \frac{V_{\rm DS}/U_{\rm T}}{2i_{\rm d}},$$ (6.80) **Figure 6.11** Bias-dependent factors $K_{\rm D}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu}$ and $K_{\rm G}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu}$ versus the inversion factor $i_{\rm f}$ in saturation (i.e., for $q_{\rm s}/q_{\rm d}=100$ ) whereas in strong inversion, it is given by $$K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta\mu} \cong \frac{1}{q_{\rm s} + q_{\rm d}} = \frac{1}{\sqrt{i_{\rm f}} + \sqrt{i_{\rm r}}}.$$ (6.81) The gate-referred noise PSD of the drain current fluctuations PSD is given by $$S_{\Delta V_{G}^{2}}\Big|_{\Delta\mu} \triangleq \frac{S_{\Delta I_{nD}^{2}}\Big|_{\Delta\mu}}{G_{m}^{2}} = S_{D}|_{\Delta\mu} K_{D}(q_{s}, q_{d})|_{\Delta\mu} \left(\frac{I_{D}}{G_{m}}\right)^{2}$$ $$= S_{G}|_{\Delta\mu} K_{G}(q_{s}, q_{d})|_{\Delta\mu},$$ (6.82) where $$S_{\rm G}|_{\Delta\mu} \triangleq \frac{kT \ n \ \alpha_{\rm H}}{W \ L \ C_{\rm ox} \ f},$$ (6.83) and $$K_{\rm G}(q_{\rm s}, q_{\rm d})|_{\Delta\mu} \triangleq (1 + q_{\rm s} + q_{\rm d})^2 K_{\rm D}(q_{\rm s}, q_{\rm d})|_{\Delta\mu}$$ = $(1 + q_{\rm s} + q_{\rm d}) \left[ 1 + \frac{\ln(q_{\rm s}/q_{\rm d})}{2(q_{\rm s} - q_{\rm d})} \right].$ (6.84) Bias-dependent factor $K_G(q_s, q_d)|_{\Delta\mu}$ is plotted versus the inversion factor $i_f$ in saturation in Figure 6.11(b). It shows that for a given $q_s/q_d$ ratio (or equivalently a given $V_{DS}$ voltage), $K_G(q_s, q_d)|_{\Delta\mu}$ is decreasing like $1/i_d$ in weak inversion $$K_{\rm G}(q_{\rm s},\ q_{\rm d})|_{\Delta\mu} \cong \frac{\ln(q_{\rm s}/q_{\rm d})}{2(q_{\rm s}-q_{\rm d})} = \frac{\ln(i_{\rm f}/i_{\rm r})}{2i_{\rm d}} = \frac{V_{\rm DS}/U_{\rm T}}{2i_{\rm d}}.$$ (6.85) In strong inversion, $K_G(q_s, q_d)|_{\Delta u}$ is approximately given by $$K_{\rm G}(q_{\rm s}, q_{\rm d})|_{A_{\rm H}} \cong q_{\rm s} + q_{\rm d} = \sqrt{i_{\rm f}} + \sqrt{i_{\rm r}},$$ (6.86) and hence increases like $\sqrt{i_{\rm f}}$ in very strong inversion and in saturation. Unlike $S_{\Delta V_{\rm G}^2}\Big|_{\Delta N}$ , which is minimum in weak inversion, Figure 6.11(b) shows that $S_{\Delta V_{\rm G}^2}\Big|_{\Delta \mu}$ is minimum in moderate inversion (in saturation as well as in the linear region). #### 6.3.3 Additional Contributions Due to the Source and Drain Access Resistances An additional contribution arises from the 1/f noise generated in the source and drain access resistances [102, 103]. The latter is modeled by two voltage sources in series with the source and drain resistances $R_S$ and $R_D$ respectively. Assuming that $R_S = R_D = R_a/2$ , the PSD of the resulting drain current fluctuations is given by $$S_{\Delta I_{\rm nD}^2}\Big|_{\Delta R} = \frac{G_{\rm ms}^2 + G_{\rm md}^2}{\left[1 + (G_{\rm ms} + G_{\rm md}) R_{\rm a}/2\right]^2} S_{\Delta V_{\rm R}^2},$$ (6.87) where $S_{\Delta V_{\rm R}^2}$ is the PSD of the 1/f noise voltage sources in series with the access resistances. Assuming that $(G_{\rm ms}+G_{\rm md})~R_{\rm a}/2\ll 1$ , the PSD normalized to the square of the drain current is then given by $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2}\Big|_{AR} \cong (G_{\rm ms}^2 + G_{\rm md}^2) \, \frac{S_{\Delta V_{\rm R}^2}}{I_{\rm D}^2}.$$ (6.88) Now, the PSD of the voltage source $S_{\Delta V_{\rm R}^2}$ is related to the PSD of the resistance fluctuation $S_{\Delta R^2}$ by $$S_{\Delta V_{\rm p}^2} = I_{\rm D}^2 S_{\Delta R^2}. {(6.89)}$$ Equation (6.88) then reduces to $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2}\bigg|_{AR} = (G_{\rm ms}^2 + G_{\rm md}^2) S_{\Delta R^2} = (q_{\rm s}^2 + q_{\rm d}^2) G_{\rm spec}^2 S_{\Delta R^2}.$$ (6.90) In strong inversion and in saturation, (6.90) becomes $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2}\bigg|_{\Delta R} = G_{\rm ms}^2 \ S_{\Delta R^2} = q_{\rm s}^2 \ G_{\rm spec}^2 \ S_{\Delta R^2} = 2n\beta I_{\rm D} \ S_{\Delta R^2}. \tag{6.91}$$ Assuming that $S_{\Delta R^2}$ is only weakly bias dependent, (6.91) shows that the contribution of the access resistances to the flicker noise at the drain in strong inversion sharply increases with the drain current (actually proportionally to $I_D^3$ ). Hence the access resistances will mostly contribute at high current level and should be negligible in moderate and weak inversion. #### 6.3.4 Total 1/f Noise at the Drain The total 1/f noise at the drain is given by the sum of the different contributions described above [95, 100] $$\frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2} = \frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2} \bigg|_{\Delta N} + \frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2} \bigg|_{\Delta \mu} + \frac{S_{\Delta I_{\rm nD}^2}}{I_{\rm D}^2} \bigg|_{\Delta R}. \tag{6.92}$$ $S_{\Delta I_{\rm nD}^2}/I_{\rm D}^2$ and the different contributions have been computed using the parameters given in Table 6.1 which have been taken from reference [100]. The results obtained for $V_{\rm DS}=50~{\rm mV}^7$ are plotted versus the inversion factor in Figure 6.12. It can be seen that the contribution coming <sup>&</sup>lt;sup>7</sup> The $V_{\rm DS} = 50$ mV bias voltage is not very representative for analog circuit design since most of the time the transistors are biased in saturation, except for switches which have a zero $V_{\rm DS}$ . It has been chosen mainly to be able to compare the results to the experimental measurements presented in [100], which are the only recent measurements found where the PSD is plotted versus the current over a wide bias range. Figure 6.12 Total 1/f noise PSD at the drain in the linear region normalized to the square of the drain current and comparison of the different contributions versus the inversion factor. The parameters used for the calculation are given in Table 6.1 and are taken from [100] from the number fluctuation dominates over a wide bias range (i.e., for $10^{-2} < i_f < 10^2$ ), whereas $S_{\Delta I_{\rm sp}^2}/I_{\rm D}^2$ is dominated by the mobility fluctuation at very weak inversion (i.e., for $i_{\rm f} < 10^{-2}$ ) and by the contribution coming from the access resistances in very strong inversion (i.e., for $i_f > 10^2$ ). Note that the case with $\alpha \mu = 0$ looks similar to the result obtained in [100], where the term due to the mobility correlation is used as a fitting parameter and was found to be negligible (corresponding to the curve with $\alpha \mu = 0$ in Figure 6.12). From a circuit design point of view, it is more interesting to look at the total flicker noise referred at the gate. The latter is plotted in Figure 6.13 versus the inversion factor using the same parameters than in Figure 6.12. As mentioned above, the number fluctuation contribution is dominating $S_{\Delta V_{\rm G}^2}$ for $i_{\rm f}$ ranging from $10^{-2}$ to a bit less than $10^2$ . In this range and for $\alpha\mu=0$ , $S_{AV_{-}^2}$ stays almost constant. It starts to increase drastically in very strong inversion and tends to increase also in very weak inversion. The data plotted in Figures 6.12 and 6.13 correspond to a transistor biased in the linear region. It can be shown that the curves do not change drastically when moving into saturation, as long as the drain-to-source voltage is not kept constant and made too large in order to ensure saturation also in very strong inversion when sweeping the inversion factor from weak to strong inversion | for the evaluation of (6.92) | | | | | | | | | | |------------------------------|------|------|-----------------|----------------------------------------------------------------|---|---------------|--|--|--| | T | W | L | $t_{\text{ox}}$ | $\mu$ | n | $I_{ m spec}$ | | | | | [K] | [µm] | [µm] | [nm] | $\left[\frac{\mathrm{cm}^2}{\mathrm{V}\cdot\mathrm{s}}\right]$ | - | [µA] | | | | Typical values of parameters taken from [100] and used in Figures 6.12 and 6.13 | T | W | L | $t_{ m ox}$ | $\mu$ | n | $I_{ m spec}$ | |-------------|------|----------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|---------------|-------------------------------------------| | [K] | [µm] | [µm] | [nm] | $\left[\frac{\mathrm{cm}^2}{\mathrm{V} \cdot \mathrm{s}}\right]$ | - | [µA] | | 300 | 10 | 0.18 | 3.5 | 560 | 1.4 | 57.5 | | $V_{ m DS}$ | λ | $N_{ m T}$ | $lpha_{ m c}$ | f | $lpha_{ m H}$ | $S_{\Delta R^2}$ | | [mV] | [nm] | $\left[\frac{1}{\text{eV}\cdot\text{cm}^3}\right]$ | $\left[\frac{\mathbf{V}\cdot\mathbf{s}}{\mathbf{C}}\right]$ | [Hz] | _ | $\left[\frac{\Omega^2}{\text{Hz}}\right]$ | | 50 | 0.1 | $7.7\times10^{17}$ | $10^{4}$ | 10 | $10^{-6}$ | $10^{-6}$ | **Figure 6.13** Total 1/f noise PSD referred at the gate in the linear region and comparison of the different contributions versus the inversion factor. The parameters used for the calculation are given in Table 6.1 and are taken from [100] (remember that the required drain-to-source voltage for biasing the transistor in saturation in weak inversion is only a few $U_{\rm T}$ , which might not be enough for ensuring saturation in very strong inversion). If a constant drain-to-source voltage large enough for biasing the transistor in saturation also in the very strong inversion region is maintained, the gate-referred noise increases in weak inversion due to the increase of the mobility fluctuation term. This can be understood from (6.85) which indicates that $S_{\rm G}|_{\Delta\mu}$ is actually proportional to $V_{\rm DS}$ . Of course, the results shown in Figures 6.12 and 6.13 have to be taken with some precaution since they strongly depend on process parameters which can change significantly from one technology to another. Also, the model presented above as well as the computation assumed a constant average mobility and ignored all the short-channel effects. Nevertheless, this gives a first idea of the bias dependence of the flicker noise and allows to state that the flicker noise should be minimum in the moderate inversion region. ## 6.3.5 Scaling Properties An important property of the 1/f noise is that it scales inversely proportional to the gate area. The product of the 1/f noise PSD referred at the gate times the gate area can be defined as a figure of merit for the 1/f noise. This figure of merit is strongly related to the oxide thickness and decreases when reducing the oxide thickness. Indeed, from the number fluctuation PSD referred to the gate (6.72), it can be seen that the figure of merit $WLS_{\Delta V_G^2}\Big|_{\Delta N}$ is proportional to the product $N_T t_{\rm ox}^2$ . In case the oxide trap density remains about constant when scaling down the oxide, the noise should diminish significantly with scaled technologies. The PSD referred to the gate using the mobility fluctuation model as given by (6.83) is proportional to the product $\alpha_{\rm H} t_{\rm ox}$ . If the Hooge parameter $\alpha_{\rm H}$ is assumed to be constant, the figure of merit for mobility fluctuation therefore decreases also when scaling the oxide thickness. Therefore, at constant gate area, the 1/f noise improves with scaled technologies, at a rate proportional to $t_{ox}^n$ where n is comprised between 1 and 2 depending on the bias region. But, when one really wants to take advantage of the scaling, then the ratio $t_{ox}^n/(WL)$ should be considered. If all the scaled dimensions are proportional to the scaling factor $\kappa < 1$ , then the 1/f noise increases like $1/\kappa$ in the worst case (when 1/f noise is dominated by mobility fluctuations) or in the best case remains constant (when the 1/f noise is dominated by the number fluctuations). Further discussion of the impact of downscaling technology on 1/f noise is presented in [96], including the 1/f noise also present in the gate leakage current and its correlation to the channel flicker noise. #### 6.4 APPENDICES ## Appendix A1: The Nyquist and Bode Theorems It is probably useful to recall here some fundamental properties of thermal noise in passive RLC networks such as the one shown in Figure A.1. The first is called the Nyquist theorem and states that the PSD of the voltage fluctuation between two terminals of a passive RLC network is simply given by the real part of the impedance Z obtained when looking into the port $$S_{V_n^2}(f) = 4kT \Re \{Z(j2\pi f)\}.$$ (A.1) The variance of the voltage $V_n$ is then given by $$\overline{V_n^2} = \int_0^{+\infty} S_{V_n^2}(f) \cdot \mathrm{d}f = 4kT \cdot \int_0^{+\infty} \Re\left\{Z(j2\pi f)\right\} \cdot \mathrm{d}f. \tag{A.2}$$ Instead of calculating the integral given by (A.2), a more powerful mean to evaluate $\overline{V_n^2}$ is to use the Bode theorem (Figure A.2), which states that $$\overline{V_{\rm n}^2} = kT \left( \frac{1}{C_{\infty}} - \frac{1}{C_0} \right),\tag{A.3}$$ where $C_{\infty}$ is defined by $$\frac{1}{C_{\infty}} \stackrel{\triangle}{=} \lim_{s \to +\infty} s \ Z(s),\tag{A.4}$$ Figure A.1 The Nyquist theorem for thermal noise in passive RLC circuits Figure A.2 The Bode theorem for thermal noise in passive RLC circuits which corresponds to the capacitance obtained when looking into the port after having removed all resistances from the circuit (or set them to infinity) as shown in Figure A.2. $C_0$ is defined as $$\frac{1}{C_0} \stackrel{\triangle}{=} \lim_{s \to 0} s \ Z(s),\tag{A.5}$$ which corresponds to the capacitance obtained when looking into the port after having replaced every resistance by a short circuit (or set them to zero) as shown in Figure A.2. Usually, $C_{\infty}$ and $C_0$ can be obtained by inspection of the corresponding circuit by applying simple circuit transformation rules. Both theorems can be illustrated on the simple first-order RC circuit shown in Figure A.3. The impedance $Z(j \omega)$ of the RC circuit of Figure A.3 is given by $$Z(j\,\omega) = \frac{R}{1+j\,\omega RC} = \frac{R}{1+(\omega RC)^2} - j\,\frac{\omega R^2 C}{1+(\omega RC)^2}.$$ (A.6) The PSD of the thermal voltage fluctuations is then obtained from the Nyquist theorem as $$S_{V_n^2}(f) = 4kT \cdot \Re \{Z(j2\pi f)\} = \frac{4kT \cdot R}{1 + (\omega RC)^2}.$$ (A.7) The variance can then be calculated by evaluating the integral $$\overline{V_{\rm n}^2} = 4kTR \int_0^{+\infty} \frac{{\rm d}f}{1 + (2\pi fRC)^2} = \frac{kT}{C}.$$ (A.8) The later result is obtained directly without computing any integral by using the Bode theorem Figure A.3 Applying the Nyquist and Bode theorems to a first-order RC circuit Figure A.4 Applying the Nyquist and Bode theorems to a first-order RC circuit as illustrated in Figure A.4. $C_{\infty}$ is obtained directly from circuit inspection as $C_{\infty} = C$ , whereas $$\frac{1}{C_0} = \lim_{s \to 0} \frac{sR}{1 + sRC} = 0. \tag{A.9}$$ The noise variance is then obtained from (A.3) as $$\overline{V_{\rm n}^2} = \frac{kT}{C}.\tag{A.10}$$ # **Appendix A2: General Noise Expression** The following derivation is taken from [81]. The expression of the drain current valid in all regions of inversion is given by (4.5), which is repeated here for convenience $$I_{\rm D} = \mu W(-Q_{\rm i}) \frac{{\rm d}V}{{\rm d}x}.$$ The drain current is decomposed into a dc value $I_{D0}$ and a fluctuation $\delta I_{nD}(x, t)$ resulting from the local current fluctuation $\delta I_{n}(x, t)$ at point x along the channel $$I_{\rm D0} + \delta I_{\rm nD}(x, t) = \mu W(-Q_{\rm i}) \frac{\mathrm{d}V}{\mathrm{d}x} + \delta I_{\rm n}(x, t),$$ (A.11) where $V = V_0 + \delta V(x, t)$ with $\delta V(x, t)$ being the fluctuation of the channel voltage at point x. Expanding the current in a series and neglecting the second-order terms lead to $$\delta I_{\rm nD}(x, t) = \frac{d}{dx} \left[ \mu W(-Q_{i0}) \, \delta V(x, t) \right] + \delta I_{\rm n}(x, t), \tag{A.12}$$ where $Q_{i0} \triangleq Q_i(V_0)$ . Integrating from x = 0 to x = L, $$\Delta I_{\text{nD}}(x, t) L = \int_0^L \frac{d}{dx} \left[ \mu W(-Q_{i0}) \, \delta V(x, t) \right] dx + \int_0^L \delta I_{\text{n}}(x, t) dx \qquad (A.13)$$ $$= \int_0^L \delta I_{\text{n}}(x, t) \, dx,$$ since in short-circuit condition, $\delta V = 0$ at x = 0 and x = L. The autocorrelation function of $\Delta I_{\rm nD}$ is then given by $$R_{\Delta I_{\rm nD}^{2}}(\tau) = \overline{\delta I_{\rm nD}(t) \, \delta I_{\rm nD}(t+\tau)}$$ $$= \frac{1}{L^{2}} \int_{0}^{L} \int_{0}^{L} \overline{\delta I_{n}(x, t) \, \delta I_{n}(x', t+\tau)} \, \mathrm{d}x \, \mathrm{d}x'.$$ (A.14) The PSD of $\Delta I_{\rm nD}$ is then given by $$S_{\Delta I_{nD}^{2}}(\omega) = \frac{1}{L^{2}} \int_{0}^{L} \int_{0}^{L} S_{\delta I_{n} \delta I_{n}'}(x, x', \omega) dx dx', \tag{A.15}$$ where $S_{\delta I_n \delta I'_n}(x, x', \omega)$ is the cross-power spectral density (CPSD) between noise at points x and x'. If there is no spatial correlation, then $S_{\delta I_n \delta I'_n}(x, x', \omega)$ is a Dirac impulse located at point x' - x $$S_{\delta I_n \delta I_n'}(x, x', \omega) = F(x, \omega) \delta(x' - x). \tag{A.16}$$ Equation (A.15) then reduces to $$S_{\Delta I_{\rm nD}^2}(\omega) = \frac{1}{L^2} \int_0^L F(x, \, \omega) \, \mathrm{d}x.$$ (A.17) Applying (A.17) to only one noisy section between x and $x + \Delta x$ leads to $$S_{\delta I_{\rm nD}^2}(\omega) = \frac{F(x, \ \omega)}{\Delta x},\tag{A.18}$$ which relates $F(x, \omega)$ to the PSD of the noise of a single section $S_{\delta I_n^2}(x, \omega)$ $$F(x, \omega) = \Delta x \ S_{\delta I_n^2}(x, \omega). \tag{A.19}$$ Finally, (A.17) can be written as $$S_{\Delta I_{\rm nD}^2}(\omega) = \frac{1}{L^2} \int_0^L \Delta x \ S_{\delta I_{\rm n}^2}(x, \ \omega) \, \mathrm{d}x.$$ (A.20) # 7 Temperature Effects and Matching This chapter models variations of the transistor characteristics, which are very important issues in circuit design. Section 7.2 considers variations with the temperature, which constitute the main external perturbation on transistor characteristics. Section 7.3 is dedicated to the problem of mismatch between the characteristics of supposedly identical transistors, which is a very important limitation to the performance of most analog circuits. These two kinds of variations will be characterized as variations of the basic model parameters established so far, and will be traced back to variations of physical parameters. #### 7.1 INTRODUCTION The purpose of a transistor model is to describe its electrical characteristics. These are essentially the static and dynamic relationships between the voltages applied at its various terminals and the currents flowing through them. The model introduced so far describes how these electrical characteristics depend on physical parameters. These physical parameters have been lumped into a reduced set of model parameters. As long as the physical parameters remain constant, the characteristics and the model parameters remain constant. However, some physical parameters may change, thereby modifying the transistor characteristics. Aging is the consequence of parameters changing with *time*. It will not be considered here. Many parameters are changing with the *temperature*, which can be considered the main external perturbation on the transistor. The characteristics of two or more transistors designed to be identical do not match perfectly. This *mismatch* is the consequence of parameters changing in *space*. A list of all basic parameters that influence the characteristics of the transistor is given in Table 7.1. It indicates which of them depend on the temperature and which of them may change spatially, resulting in mismatch. **Table 7.1** Basic physical parameters: dependence on temperature and effect on mismatch | | $U_{ m T}$ | $n_{\rm i}$ | $N_{\rm b}$ | $\epsilon_{ m ox}, \epsilon_{ m si}$ | $Q_{ m fc}$ | $arPhi_{ m ms}$ | $t_{\rm ox}$ | L, W | μ | |-------------|------------|-------------|-------------|--------------------------------------|-------------|-----------------|--------------|------|---| | Temperature | Y | Y | N | Ne | N | Y | N | N | Y | | Mismatch | N | N | Y | N | Y | Y | Y | Y | Y | Y = yes, N = no, Ne = negligible **Table 7.2** Intermediate parameters and model parameters: dependence on temperature and effect on mismatch | | ${oldsymbol{arPhi}_{ m F}}$ | $C_{\text{ox}}$ | $V_{ m FB}$ | $\Gamma_{ m b}$ | $\Psi_0$ | $n _V$ | $V_{ m T0}$ | β | $Q_{ m spec}$ | $I_{ m spec}$ | |-----------------|-----------------------------|-----------------|-------------|-----------------|-----------|-----------|-------------|----------|---------------|---------------| | Defin.<br>Temp. | 3.8<br><b>Y</b> | 3.20<br>Ne | 3.22<br>Y | 3.30<br>Ne | 3.66<br>Y | 3.34<br>Y | 3.58<br>V | 4.8<br>V | 3.42<br>V | 4.14<br>V | | Match | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y | Y = yes, N = no, Ne = negligible The temperature is assumed here to be constant in space. As can be seen, most of the physical parameters are independent of either space or temperature. The temperature coefficient of dielectric constants $\epsilon_{ox}$ and $\epsilon_{si}$ is small enough to be neglected. Table 7.2 is a list of most of the additional parameters that have been derived so far by combining some of the basic parameters, including the most important device parameters n, $V_{T0}$ , and $\beta$ . Most of them depend on temperature and all of them are subject to mismatch. #### 7.2 TEMPERATURE EFFECTS # 7.2.1 Variation of Basic Physical Parameters As indicated in Table 7.1, only four of the basic physical parameters that control the transistor characteristics have a nonnegligible dependence on temperature T. The dependence of $U_T = kT/q$ is obvious. This fundamental specific voltage, which has been used to normalize other voltages, is proportional to the absolute temperature. Its temperature coefficient is $k/q = 86\mu V/^{\circ} K$ . The intrinsic carrier concentration of silicon has the value $n_i = 1.45 \times 10^{10} \text{cm}^{-3}$ at $300^{\circ}\text{K}$ , but it is strongly dependent on T since [67] $$n_{\rm i} \propto T^{3/2} \exp \frac{-V_{\rm Gap}}{2U_{\rm T}},\tag{7.1}$$ where $V_{\text{Gap}}$ is the voltage corresponding to the energy band gap of silicon. This band gap voltage itself depends slightly on the temperature, as shown by Figure 7.1. For the usual range of ambient temperature, this variation can be linearized as shown in the same figure. Then $$n_{\rm i} \propto T^{3/2} \exp \frac{-(V_{\rm G0} - aT)}{2U_{\rm T}} \propto T^{3/2} \exp \frac{-V_{\rm G0}}{2U_{\rm T}},$$ (7.2) **Figure 7.1** Temperature dependence of the silicon band gap [67] where $V_{G0} \cong 1.20 \,\mathrm{V}$ is called the *extrapolated band gap voltage*. This result is plotted in Figure 7.2. Most of the temperature variation is due to the exponential term; therefore, (7.2) can be approximated by keeping the term $T^{3/2}$ constant at a value $T_0^{3/2}$ : $$n_{\rm i} = n_{\rm i\infty} \exp \frac{-V_{\rm G0}}{2U_{\rm T}},\tag{7.3}$$ where $n_{i\infty} = 1.73 \times 10^{20}$ cm<sup>-3</sup> for $V_{\rm G0} = 1.20$ V and $T_0 = 300\,^{\circ}$ K. This approximation is also plotted in Figure 7.2. It departs from (7.2) by about 40% at the limits of the displayed temperature range. If more precision is needed, the difference may be reduced to less than 5% (within the line thickness in the figure) by artificially increasing the value of $V_{\rm G0}$ to 1.28 V (and adapting the value of $n_{\rm i\infty}$ to $8.11 \times 10^{20}\,{\rm cm}^{-3}$ so as to maintain $n_{\rm i} = 1.45 \times 10^{10}\,{\rm cm}^{-3}$ at $300\,^{\circ}$ K). The Fermi potential $\Phi_F$ given by (3.8) depends on the temperature through $U_T$ and $n_i$ . By using approximation (7.3) of $n_i$ , it can be expressed as $$\Phi_{\rm F} = \frac{V_{\rm G0}}{2} - U_{\rm T} \ln \frac{n_{\rm i\infty}}{N_{\rm b}}.$$ (7.4) Figure 7.2 Temperature variation of intrinsic concentration $n_i$ . (a) given by (7.2); (b) approximation given by (7.3) Figure 7.3 Temperature variation of Fermi potential This variation with temperature is plotted in Figure 7.3 for several values of doping concentration $N_b$ . The value of $V_{G0}$ has been increased by 6.6% to partially compensate for the $T^{3/2}$ term in $n_i$ , as mentioned above. The temperature coefficient of $\Phi_F$ is obtained by differentiation of (7.4) or more simply by inspection of Figure 7.3: $$\frac{\mathrm{d}\Phi_{\mathrm{F}}}{\mathrm{d}T} = -\frac{k}{q} \ln \frac{n_{\mathrm{i}\infty}}{N_{\mathrm{b}}} = -\frac{1}{T} \left( \frac{V_{\mathrm{G0}}}{2} - \Phi_{\mathrm{F}} \right). \tag{7.5}$$ It is independent of temperature and its absolute values decreases when $N_b$ is increased. This value ranges between -1.1 and -1.6 mV/ $^{\circ}$ K. Voltage $\Phi_{\rm ms}$ , the difference between the extraction potentials, depends on the gate and substate materials. If both are silicon as in most standard technologies, then $\Phi_{\rm ms}$ depends on their isolated Fermi potentials. By applying (7.4) to express the gate Fermi potential $\Phi_{\rm FG}$ , with $N_{\rm b}$ replaced by the gate doping concentration $N_{\rm g}$ , we obtain for a P-doped gate (same type as that of the local substrate): $$\Phi_{\rm ms} = \Phi_{\rm FG} - \Phi_{\rm F} = U_{\rm T} \ln \frac{N_{\rm g}}{N_{\rm b}} > 0.$$ (7.6) For an N-doped gate (same type as that of source and drain, opposite to that of the local substrate), the sign of $\Phi_{FG}$ is changed, giving $$\Phi_{\rm ms} = -\Phi_{\rm FG} - \Phi_{\rm F} = -V_{\rm G0} + U_{\rm T} \ln \frac{n_{\rm i\infty}^2}{N_{\rm o} N_{\rm b}} < 0.$$ (7.7) It is worth noticing that changing the gate doping from P-type to N-type changes $\Phi_{\mathrm{ms}}$ by $$\Phi_{\rm ms}({\rm N\text{-}gate}) - \Phi_{\rm ms}({\rm P\text{-}gate}) = -\left(V_{\rm G0} - 2U_{\rm T} \ln\frac{n_{\rm i\infty}}{N_{\rm g}}\right). \tag{7.8}$$ Indeed, if the gate is highly doped ( $N_{\rm g}$ approaches $n_{\rm i\infty}$ ), the Fermi level moves from being close to the valence band to being close to the conduction band, thereby crossing the entire band gap. Since $\Phi_{\rm ms}$ is part of the flat-band voltage $V_{\rm FB}$ according to (3.22), the threshold voltage is then reduced by the same amount. From (7.6), the temperature coefficient of $\Phi_{\rm ms}$ for an P-doped gate is $$\frac{\mathrm{d}\Phi_{\mathrm{ms}}}{\mathrm{d}T} = \frac{k}{q} \ln \frac{N_{\mathrm{g}}}{N_{\mathrm{b}}} = \frac{\Phi_{\mathrm{ms}}}{T} > 0. \tag{7.9}$$ From (7.7), the temperature coefficient of $\Phi_{\rm ms}$ for an N-doped gate is $$\frac{d\Phi_{\rm ms}}{dT} = \frac{k}{q} \ln \frac{n_{\rm i\infty}^2}{N_{\rm s} N_{\rm b}} = \frac{1}{T} (V_{\rm G0} + \Phi_{\rm ms}) > 0.$$ (7.10) The temperature coefficient is positive in both cases, since $N_{\rm g} > N_{\rm b}$ . If the gate is very strongly doped, then $N_g \cong n_{i\infty}$ and the temperature coefficient for both types of gate doping becomes $$\frac{\mathrm{d}\Phi_{\mathrm{ms}}}{\mathrm{d}T} \cong \frac{k}{q} \ln \frac{n_{\mathrm{i}\infty}}{N_{\mathrm{b}}} = -\frac{\mathrm{d}\Phi_{\mathrm{F}}}{\mathrm{d}T} > 0. \tag{7.11}$$ Indeed, for a very high doping, Figure 7.3 shows that the temperature coefficient of $\Phi_{FG}$ tends to zero and $$\Phi_{\rm ms} \cong {\rm constant} - \Phi_{\rm F}.$$ (7.12) This relation is exact for a metal gate, since its extraction potential is independent of temperature. The last basic parameter of Table 7.1 to be considered is mobility $\mu$ . The mobility of electrons and holes in silicon is affected by several scattering mechanisms [67]. Scattering due to acoustic phonons increases with temperature, thereby reducing the mobility. Scattering due to ionized impurities has an opposite effect, since it increases at low temperatures; it also increases with impurity concentration $N_b$ . Within the range of ambient temperatures, their combined effect can be approximated by $$\mu \propto T^{-\alpha}$$ . (7.13) In nondoped silicon, $\alpha$ is approximately 2.5 for electrons and 2.7 for holes. It decreases to about 1 for $N_b = 10^{18} \, \text{cm}^{-3}$ [67]. From 7.13, the relative temperature coefficient of the mobility can be expressed as $$\frac{\mathrm{d}\mu/\mu}{\mathrm{d}T} = -\frac{\alpha}{T} \tag{7.14}$$ corresponding to a range of -0.3 to -1% per degree at ambient temperatures. All possible effects of the temperature on the behavior of the transistor as described by the model derived in Chapters 3 and 4 will be accounted for by simply including the variation with temperature of the basic physical parameters discussed so far. However, for a better understanding of the temperature behavior of circuits, it is useful to express more explicitly the effect of temperature variations on the model. ### 7.2.2 Variation of the Voltage-Charge Characteristics Since neither $Q_{\rm fc}$ nor $C_{\rm ox}$ depends significantly on temperature, the dependence of the flatband voltage $V_{\rm FB}$ is that of $\Phi_{\rm ms}$ given by (7.9) or (7.10). If the gate is strongly doped, it can be reasonably approximated by (7.11): $$\frac{\mathrm{d}V_{\mathrm{FB}}}{\mathrm{d}T} = \frac{\mathrm{d}\Phi_{\mathrm{ms}}}{\mathrm{d}T} \cong -\frac{\mathrm{d}\Phi_{\mathrm{F}}}{\mathrm{d}T},\tag{7.15}$$ with $d\Phi_F/dT$ given by (7.5). Since the substrate modulation factor $\Gamma_b$ given by (3.30) does not depend on temperature, the variation with $\Delta T$ of the threshold function $V_{\rm TB}$ (3.33) is only $\Delta V_{\rm FB}$ , as illustrated in Figure 7.4. The slope $n(\Psi_{\rm s})$ remains unchanged and $\Delta (-Q_{\rm i}/C_{\rm ox})$ in strong inversion at constant surface potential would be $-\Delta V_{\rm FB}$ . However, what is imposed is not the surface potential, but the value of channel voltage $V = \Psi_s - \Psi_0$ at the source and at the drain, and $\Psi_0$ depends on temperature according to (3.66) repeated here for convenience: $$\Psi_0 = 2\Phi_{\rm F} + v_{\rm sh}U_{\rm T}.$$ The normalized voltage shift $v_{\rm sh}$ is approximately independent of temperature and smaller than 4 according to Figure 3.10. The temperature coefficient of $\Psi_0$ is thus close to the double of that of $\Phi_{\rm F}$ given by (7.5): $$\frac{d\Psi_0}{dT} = 2\frac{d\Phi_F}{dT} + \frac{V_{sh}}{T} = -\frac{V_{G0} - 2\Phi_F - V_{sh}}{T} = -\frac{V_{G0} - \Psi_0}{T}.$$ (7.16) As represented in Figure 7.4, the variation of threshold voltage, $\Delta V_{T0}$ , is the combined effect of $\Delta V_{FB}$ and $\Delta \Psi_0$ : $$\Delta V_{\rm T0} = \Delta V_{\rm FB} + n \Delta \Psi_0, \tag{7.17}$$ Figure 7.4 Effect of an increase of temperature on voltages and charge where slope n should be evaluated at V = 0: $n = n_0$ given by (3.73). Hence $$\frac{\mathrm{d}V_{\mathrm{T0}}}{\mathrm{d}T} = \frac{\mathrm{d}V_{\mathrm{FB}}}{\mathrm{d}T} + n_0 \frac{\mathrm{d}\Psi_0}{\mathrm{d}T} \tag{7.18}$$ as can be obtained directly by differentiation of expression (3.58) of the threshold $V_{T0}$ . Now, for a highly doped gate, introducing approximation (7.15) with (7.16) and (7.5) yields an explicit expression for the temperature coefficient of $V_{T0}$ : $$\frac{\mathrm{d}V_{\text{T0}}}{\mathrm{d}T} = (2n_0 - 1)\frac{\mathrm{d}\Phi_{\text{F}}}{\mathrm{d}T} + n_0 \frac{V_{\text{sh}}}{T} = \frac{(n_0 - 1/2)(2\Phi_{\text{F}} - V_{\text{G0}}) + n_0 V_{\text{sh}}}{T},\tag{7.19}$$ which is always negative. Using the first expression of $d\Phi_F/dT$ in (7.5), this temperature coefficient can also be written as $$\frac{dV_{T0}}{dT} = \frac{k}{q} \left[ (1 - 2n_0) \ln \frac{n_{i\infty}}{N_b} + n_0 v_{sh} \right], \tag{7.20}$$ showing that, except for the slight variation of $n_0$ to be discussed further, the temperature coefficient of $V_{T0}$ is independent of the temperature. Practical values are ranging from -2.5 to $-1 \text{ mV}/^{\circ}\text{K}$ . Although the slope factor n at constant $\Psi_s$ is independent of temperature, at constant $V = \Psi_s - \Psi_0$ it varies through the variation of $\Psi_0$ . By using (3.34), and (7.16), $$\frac{dn}{dT} = \frac{d}{d\Psi_0} \left( 1 + \frac{\Gamma_b}{2\sqrt{\Psi_0 + V}} \right) \frac{d\Psi_0}{dT} = \frac{n - 1}{2T} \frac{V_{G0} - \Psi_0}{V + \Psi_0}, \tag{7.21}$$ which is always positive. Practical values are never larger than $0.1\%/^{\circ}$ K; therefore, this variation can be *neglected* in most situations. Neglecting the variation of n, the specific charge density $Q_{\rm spec}$ defined by (3.42) and used to normalize the density of inverted charge is simply proportional to $U_{\rm T}$ ; hence, $$\frac{\mathrm{d}Q_{\mathrm{spec}}/Q_{\mathrm{spec}}}{\mathrm{d}T} = \frac{1}{T}.\tag{7.22}$$ Since n can be considered constant, the variation of the pinch-off voltage at constant gate voltage obtained from expression (3.63) becomes $$\frac{\mathrm{d}V_{\mathrm{P}}}{\mathrm{d}T} = -\frac{1}{n} \frac{\mathrm{d}V_{\mathrm{T0}}}{\mathrm{d}T}.\tag{7.23}$$ The temperature coefficient of $-Q_i$ for fixed voltages depends on the mode of operation. For strong inversion, differentiating approximation (3.64) and introducing (7.23) yield $$\frac{d(-Q_{\rm i}/C_{\rm ox})}{dT} = -\frac{dV_{\rm T0}}{dT}.$$ (7.24) This relation is also illustrated in Figure 7.4. The behavior is more complicated in weak inversion. Approximation (3.49) can be rewritten: $$-Q_{\rm i} = 2nC_{\rm ox}U_{\rm T} \exp\frac{V_{\rm P} - V}{U_{\rm T}},\tag{7.25}$$ where $U_{\rm T}$ and $V_{\rm P}$ depend on temperature. Differentiation gives $$\frac{dQ_{i}/Q_{i}}{dT} = \frac{V + U_{T} - V_{P}}{TU_{T}} - \frac{1}{nU_{T}} \frac{dV_{T0}}{dT}.$$ (7.26) Since in weak inversion $V - V_P$ is usually much smaller than $V_{G0} - 2\Phi_F$ , an inspection of expression (7.19) shows that the last term dominates. As for strong inversion above, the charge increases with temperature. But the relative increase is maximum in weak inversion. In summary, among the three device parameters controlling the charge-voltage characteristics of the transistor, only $V_{T0}$ is significantly dependent on the temperature. The variation of $C_{ox}$ is negligible and that of n can usually be neglected. ### 7.2.3 Variation of the Voltage-Current Characteristics The only additional parameter needed to obtain the current from the mobile charge density is the transfer parameter $\beta$ defined by (4.8). It is proportional to the mobility; hence, from (7.14), $$\frac{\mathrm{d}\beta/\beta}{\mathrm{d}T} = -\frac{\alpha}{T}.\tag{7.27}$$ As seen previously, $\beta$ can be replaced as the third parameter controlling the current by the specific current $I_{\text{spec}}$ that is used to normalize all currents. Differentiation of its expression (4.14) gives $$\frac{\mathrm{d}I_{\mathrm{spec}}/I_{\mathrm{spec}}}{\mathrm{d}T} = \frac{2-\alpha}{T}.\tag{7.28}$$ We have seen that $\alpha > 2$ for nondoped or lightly doped silicon, resulting in a negative temperature coefficient of $I_{\rm spec}$ . For a doping concentration $N_{\rm b} = 10^{16} \, {\rm cm}^{-3}$ , $\alpha \cong 2$ , the variation of $U_{\rm T}^2$ compensates that of $\beta$ , and $I_{\rm spec}$ is approximately independent of the temperature. This compensation disappears and the coefficient becomes positive when $\alpha$ is decreased below 2 by further increasing $N_{\rm b}$ . The variation of current with temperature for constant bias voltages depends on the mode of operation. For strong inversion, the differentiation of approximation (4.28) gives $$\frac{dI_{F,R}/I_{F,R}}{dT} = \frac{d\beta/\beta}{dT} - \frac{2}{n(V_P - V_{S,D})} \frac{dV_{T0}}{dT}.$$ (7.29) Since the temperature coefficients of $V_{T0}$ and $\beta$ are both negative, compensation occurs for a particular value of $n(V_P - V_{S,D}) = V_G - V_{T0} - nV_{S,D}$ . This value is ranging between 300 and 600 mV. Above this limit value, the variation of mobility dominates and the current decreases with increasing temperature. Below this limit, the variation of threshold dominates and the current increases with the temperature. For weak inversion, the differentiation of approximation (4.34) gives, after introduction of (7.28) $$\frac{\mathrm{d}I_{\mathrm{F,R}}/I_{\mathrm{F,R}}}{\mathrm{d}T} = \frac{V_{\mathrm{S,D}} - V_{\mathrm{P}} + (2 - \alpha)U_{\mathrm{T}}}{TU_{\mathrm{T}}} - \frac{1}{nU_{\mathrm{T}}} \frac{V_{\mathrm{T0}}}{\mathrm{d}T},\tag{7.30}$$ which is very close to expression (7.26) for the charge. Here again the last term due to the variation of threshold dominates. The current for constant bias voltages increases with temperature. This dependence is *very large*, typically 5% per degree, due to the strong effect of threshold variations on the drain current (large transconductance to current ratio). For this reason, a transistor in weak inversion should always be biased at constant current, and *never at constant gate and source voltages*. The specific conductance used to normalize transconductances is given by (5.6). Neglecting again the variation of n, we obtain by differentiation $$\frac{\mathrm{d}G_{\mathrm{spec}}/G_{\mathrm{spec}}}{\mathrm{d}T} = \frac{1-\alpha}{T} < 0. \tag{7.31}$$ Since $\alpha > 1$ , this coefficient is always negative. The transconductance for a given value of $\beta$ may be imposed by the voltages or by the current. For strong inversion and *constant voltages*, the differentiation of (5.14) yields $$\frac{dG_{\rm ms,d}/G_{\rm ms,d}}{dT} = \frac{d\beta/\beta}{dT} - \frac{1}{n(V_{\rm P} - V_{\rm SD})} \frac{dV_{\rm T0}}{dT}.$$ (7.32) By comparing with (7.29), we can see that the sensitivity to threshold variations is half of that for the current. The compensation of the variation of $\beta$ therefore occurs for half the value of $n(V_P - V_{S,D})$ , in the range 150–300 mV. For strong inversion and *constant current*, the differentiation of (5.16) yields $$\frac{\mathrm{d}G_{\mathrm{ms,d}}/G_{\mathrm{ms,d}}}{\mathrm{d}T} = \frac{1}{2} \frac{\mathrm{d}\beta/\beta}{\mathrm{d}T} = -\frac{\alpha}{2T}.$$ (7.33) The relative temperature coefficient of the transconductance is always negative and independent of the current. As mentioned above, a transistor in weak inversion should always be biased at *constant* current, the differentiation of (5.19) yields $$\frac{\mathrm{d}G_{\mathrm{ms,d}}/G_{\mathrm{ms,d}}}{\mathrm{d}T} = -\frac{1}{T}.\tag{7.34}$$ Results (7.33) and (7.34) are comparable. The temperature coefficient of the transconductance at constant current is always negative. It is about $-0.3\%/^{\circ}K$ at ambient temperature. # 7.2.4 Variation of the Current-Charge Characteristics Relationship (4.19) between the normalized current and charge can be rewritten with nonnormalized variables: $$\frac{\beta}{2n} \left( \frac{-Q_{\rm iS,D}}{C_{\rm ox}} \right)^2 + \beta U_{\rm T} \frac{-Q_{\rm iS,D}}{C_{\rm ox}} = I_{\rm F,R}, \tag{7.35}$$ where the first term may be neglected in weak inversion and the second term may be neglected in strong inversion. Differentiating separately these two components of the inverted charge gives for strong inversion $$\frac{\mathrm{d}Q_{\mathrm{iS,D}}/Q_{\mathrm{iS,D}}}{\mathrm{d}T} = -\frac{1}{2}\frac{\mathrm{d}\beta/\beta}{\mathrm{d}T} = \frac{\alpha}{2T}.$$ (7.36) and for weak inversion $$\frac{\mathrm{d}Q_{\mathrm{iS,D}}/Q_{\mathrm{iS,D}}}{\mathrm{d}T} = -\frac{\mathrm{d}\beta/\beta}{\mathrm{d}T} - \frac{1}{T} = \frac{\alpha - 1}{T}.$$ (7.37) These results are comparable. The temperature coefficient of the charge at *constant current* is always positive. It is about +0.3%/°K at ambient temperature. #### 7.3 MATCHING #### 7.3.1 Introduction Matching of the characteristics of two or several transistors is a very important consideration for analog circuits. Even if transistors are exactly identical in their structure and layout, their electrical behaviors are not exactly identical. This is due to spacial fluctuations of the physical parameters that control these behaviors, as listed in Table 7.1. As summarized in Section 4.4.2, the static voltage–current characteristics of long-channel transistors require only three device parameters, namely $V_{T0}$ , $\beta$ , and n. Hence, the mismatch of their characteristics is completely characterized by the mismatch of these three parameters. The sensitivity of these parameters to temperature has been discussed in Section 7.2. If there is any difference in the temperature of two or several transistors, due to a gradient of temperature on the chip, it produces a proportional difference in the parameters. This gradient may be stationary (due to a source of heat on the chip), or it can be transient in time (due to a change of ambient temperature that is too fast with respect to the chip thermal time constant). Now, even if the temperature does not vary throughout the chip, some variations of the three device parameters remain, which can be traced back to those of the physical parameters, as illustrated in Figure 7.5. **Figure 7.5** Dependence of $V_{T0}$ , $n_0 = n(V = 0)$ , and $\beta$ on basic physical parameters #### 7.3.2 Deterministic Mismatch Let us assume that the average value of each physical parameter is slightly different between devices. This might be due to a spatial gradient, or to some local difference due to different environments. The resulting small differences of device parameters can be calculated by differentiation of the various equations summarized in Figure 7.5. We obtain for the difference $\Delta V_{T0}$ of threshold voltages, $$\Delta V_{\text{T0}} = \left[ (2n_0 - 1)U_{\text{T}} + (n_0 - 1)\Psi_0 \right] \frac{\Delta N_{\text{b}}}{N_{\text{b}}} + \left( \frac{Q_{\text{fc}}}{C_{\text{ox}}} - 2(n_0 - 1)\Psi_0 \right) \frac{\Delta C_{\text{ox}}}{C_{\text{ox}}} - \frac{Q_{\text{fc}}}{C_{\text{ox}}} \frac{\Delta Q_{\text{fc}}}{Q_{\text{fc}}}, \tag{7.38}$$ for the difference $\Delta n$ of slope factors (evaluated at $n = n_0$ where it is the most sensitive to variations of $N_b$ ): $$\frac{\Delta n}{n} = \frac{n_0 - 1}{n_0} \left[ \left( \frac{1}{2} - \frac{U_{\rm T}}{\Psi_0} \right) \frac{\Delta N_{\rm b}}{N_{\rm b}} - \frac{\Delta C_{\rm ox}}{C_{\rm ox}} \right],\tag{7.39}$$ and for the difference $\Delta\beta$ of transfer parameters, $$\frac{\Delta\beta}{\beta} = \frac{\Delta\mu}{\mu} + \frac{\Delta C_{\text{ox}}}{C_{\text{ox}}} + \frac{\Delta W}{W} - \frac{\Delta L}{L}.$$ (7.40) To illustrate the importance of each term, let us take a realistic example with $\Psi_0 = 0.8 \text{ V}$ , n = 1.4, and $Q_{\rm fc}/C_{\rm ox} = -200$ mV. The effects of a 1% variation of each physical parameters are summarized in Table 7.3. **Table 7.3** Effect of 1% variation of the physical parameters on the three device parameters: for example $\Psi_0 = 0.8 \ V$ , n = 1.4 and $Q_{\rm fc}/C_{\rm ox} = -200 \ {\rm mV}$ | | | $Q_{ m fc}$ | $N_{ m b}$ | $C_{\text{ox}}$ | $\mu$ | W | L | |--------|------------------------------------|-------------|------------|-----------------|-------|------|-------| | (7.38) | $\Delta V_{\text{T0}} (\text{mV})$ | 2.00 | 3.67 | -8.40 | 0 | 0 | 0 | | (7.39) | $\Delta n/n$ (%) | 0 | 0.13 | -0.29 | 0 | 0 | 0 | | (7.40) | $\Delta eta/eta(\%)$ | 0 | 0 | 1.00 | 1.00 | 1.00 | -1.00 | As can be seen, n is the less sensitive parameter. Its sensitivity to $C_{\rm ox}$ is only $(n_0-1)/n_0$ times that of $\beta$ , and that to $N_{\rm b}$ about half of this. Hence, the contribution of $\Delta n$ can often be neglected in a first approximation. Some correlation exists between the variations of the three parameters, since they all depend on $C_{ox}$ . They would be fully correlated if the only varying parameter was $C_{ox}$ . Moreover, variations of $V_{T0}$ and n are further correlated by their common dependence on $N_b$ . They would be fully correlated if the only varying parameter was $N_b$ . To evaluate the importance of these possible correlations, let us calculate the sensitivity of the saturated drain current (forward current $I_F$ ) to variations of the three device parameters. As obtained in Chapter 4, this current is a function of $V_P - V_S$ according to $$I_{\rm F} = I_{\rm spec} F_{\rm I}(v_{\rm p} - v_{\rm s}) = 2n\beta U_{\rm T}^2 F_{\rm I} \left( \frac{V_{\rm G} - V_{\rm T0}}{nU_{\rm T}} - \frac{V_{\rm S}}{U_{\rm T}} \right),$$ (7.41) where $F_{\rm I}$ may be the inverse of the function defined by (4.25). Hence, by differentiation with constant $V_{\rm S}$ , $$\Delta I_{\rm F} = \left(\frac{\Delta \beta}{\beta} + \frac{\Delta n}{n}\right) I_{\rm F} + \underbrace{\frac{I_{\rm spec}}{n} \frac{\mathrm{d}F_{\rm I}}{\mathrm{d}V_{\rm P}}}_{G_{\rm TD}} \left[\Delta V_{\rm G} - \Delta V_{\rm T0} - (V_{\rm G} - V_{\rm T0}) \frac{\Delta n}{n}\right]. \tag{7.42}$$ The gate transconductance $G_{\rm m}$ can be identified as the factor of $\Delta V_{\rm G}$ (independently of the exact form of $F_{\rm I}$ ). We obtain finally $$\frac{\Delta I_{\rm F}}{I_{\rm F}} = \frac{\Delta \beta}{\beta} + \frac{\Delta n}{n} + \frac{G_{\rm m}}{I_{\rm F}} \left[ \Delta V_{\rm G} - \Delta V_{\rm T0} - (V_{\rm G} - V_{\rm T0}) \frac{\Delta n}{n} \right]. \tag{7.43}$$ For $\Delta V_{\rm G}=0$ , this equation gives the mismatch of saturation currents for transistors having the same gate and source voltages: $$\frac{\Delta I_{\rm F}}{I_{\rm F}} = \frac{\Delta \beta}{\beta} - \frac{G_{\rm m}}{I_{\rm F}} \Delta V_{\rm T0} + \left[1 - \frac{G_{\rm m}}{I_{\rm F}} (V_{\rm G} - V_{\rm T0})\right] \frac{\Delta n}{n}.$$ (7.44) In this situation (for example in a current mirror), $\Delta\beta/\beta$ contributes directly to $\Delta I_{\rm F}/I_{\rm F}$ , whereas $\Delta V_{\rm T0}$ is weighted by $G_{\rm m}/I_{\rm F}$ , the transconductance to current ratio that is only a function of the inversion coefficient IC, as shown by Figure 5.6. When IC is increased, $G_{\rm m}/I_{\rm F}$ decreases, thereby reducing the effect of $\Delta V_{\rm T0}$ . Expressing $\Delta V_{\rm G}$ for $\Delta I_{\rm F}=0$ in (7.43) gives the mismatch of gate voltages for transistors having the same saturation current and the same source voltage: $$\Delta V_{\rm G} = \Delta V_{\rm T0} - \frac{I_{\rm F}}{G_{\rm m}} \frac{\Delta \beta}{\beta} + \left[ (V_{\rm G} - V_{\rm T0}) - \frac{I_{\rm F}}{G_{\rm m}} \right] \frac{\Delta n}{n}. \tag{7.45}$$ In this situation (for example a differential pair), $\Delta V_{T0}$ contributes directly to $\Delta V_{\rm G}$ , whereas $\Delta \beta / \beta$ is weighted by $I_{\rm F}/G_{\rm m}$ . When IC is increased, $I_{\rm F}/G_{\rm m}$ increases, thereby increasing the effect of $\Delta \beta / \beta$ . **Figure 7.6** Contributions to current mismatch with $\Psi_0 = 0.8 \text{ V}$ and n = 1.4: (a) for $\Delta C_{\text{ox}}/C_{\text{ox}} = +1\%$ alone; (b) for $\Delta \beta/\beta = -1\%$ alone In both cases, the factor weighting $\Delta n/n$ is a function of the inversion coefficient, since $V_G - V_{T0}$ can be expressed from (4.25) as $$V_{\rm G} - V_{\rm T0} = nU_{\rm T} \left[ \sqrt{1 + 4IC} + \ln(\sqrt{1 + 4IC} - 1) - (1 + \ln 2) \right] + nV_{\rm S},$$ (7.46) whereas from (5.29), $$\frac{G_{\rm m}}{I_{\rm F}} = \frac{2}{nU_{\rm T}\left(\sqrt{1+4IC}+1\right)}. (7.47)$$ The mismatch of currents calculated by introducing (7.46) and (7.47) into (7.44) separately for differences in $C_{\rm ox}$ and $N_{\rm b}$ of 1% is plotted in Figure 7.6, using values given in Table 7.3. As can be seen, the effect of $\Delta V_{T0}$ increases drastically in weak inversion (IC < 1), whereas that of $\Delta \beta$ dominates in strong inversion ( $IC \gg 1$ ) for variations of $C_{\rm ox}$ . Their (additive) correlation is therefore relevant only in moderate inversion, when both contributions are comparable. For $V_S = 0$ , $\Delta n$ causes a slight reduction of mismatch in very weak inversion, which can again be neglected. For $V_S > 0$ , the current mismatch is increased by the contribution of $\Delta n$ , especially in weak inversion. This can be explained by the fact that the effective gate voltage threshold $V_{T0} + nV_S$ becomes dependent on n. In strong inversion, some terms are negligible in (7.46) and (7.47), hence (7.44) is reduced to $$\frac{\Delta I_{\rm F}}{I_{\rm F}} = \frac{\Delta \beta}{\beta} - \frac{G_{\rm m}}{I_{\rm F}} \Delta V_{\rm T0} - \left(1 + \frac{G_{\rm m}}{I_{\rm F}} n V_{\rm S}\right) \frac{\Delta n}{n},\tag{7.48}$$ whereas in weak inversion it becomes $$\frac{\Delta I_{\rm F}}{I_{\rm F}} = \frac{\Delta \beta}{\beta} - \frac{\Delta V_{\rm T0}}{nU_{\rm T}} + \left(1 - \ln IC - \frac{V_{\rm S}}{U_{\rm T}}\right) \frac{\Delta n}{n}.\tag{7.49}$$ Figure 7.7 Separate contributions to gate voltage offset with $\Psi_0 = 0.8 \,\text{V}$ and n = 1.4: (a) for $\Delta C_{\text{ox}}/C_{\text{ox}} = -1\%$ alone; (b) for $\Delta N_b/N_b = +1\%$ alone The mismatch of gate voltages (gate voltage offset) calculated by introducing (7.46) and (7.47) into (7.45) separately for differences in $C_{\rm ox}$ and $N_{\rm b}$ of 1% is plotted in Figure 7.7, using values given in Table 7.3. As can be seen, the contributions of $\Delta\beta$ and $\Delta n$ increase in strong inversion ( $IC\gg 1$ ), whereas that of $\Delta V_{T0}$ dominates in weak inversion for $V_S=0$ . Correlations through $\Delta C_{\rm ox}$ and $\Delta N_{\rm b}$ are additive, but relevant only in moderate inversion, when the contributions are comparable. For $V_S = 0$ , $\Delta n$ causes a slight reduction of offset in very weak inversion, which can be neglected. For $V_S > 0$ , the offset is increased by an amount equal to $V_S \Delta n$ , which can again be explained by the fact that the effective threshold becomes dependent on n. In strong inversion, (7.45) can be approximated by $$\Delta V_{\rm G} = \Delta V_{\rm T0} - \frac{I_{\rm F}}{G_{\rm m}} \frac{\Delta \beta}{\beta} + \left(\frac{I_{\rm F}}{G_{\rm m}} + nV_{\rm S}\right) \frac{\Delta n}{n}. \tag{7.50}$$ This expression shows that the correlations through $\Delta C_{\rm ox}$ and $\Delta N_{\rm b}$ are indeed additive, since the signs of $\Delta V_{\rm T0}$ , $\Delta n$ , and $-\Delta \beta$ are the same, as we can see in Table 7.3. In weak inversion, (7.45) can be reduced to $$\Delta V_{\rm G} = \Delta V_{\rm T0} - nU_{\rm T} \frac{\Delta \beta}{\beta} + [(\ln IC - 1)U_{\rm T} + V_{\rm S}] \Delta n, \tag{7.51}$$ showing that the correlated $\Delta n$ slightly reduces the offset for $V_S/U_T < 1 - \ln IC$ , but augments it above this limit. Appropriate layout techniques can be used to virtually eliminate the systematic mismatch discussed in this section [104]. Transistors to be matched should be implemented as close as possible, in order to minimize the effect of gradient and/or other variations of low spacial frequency. Their environments should be fully identical, in order to avoid local variations of critical physical parameters. In order to eliminate the effect of a constant gradient, each device can be split into two half-width devices located each side of an axis of symmetry and connected in parallel. Best is the implementation of pairs in quad configurations, since it also ensures the same environment for the two transistors. We have considered differences between the average values of parameters across the devices. However, except for $V_{\rm DS}=0$ , $Q_{\rm i}$ is not constant along the channel. It is larger close to the source (in forward mode) and therefore the current is more affected by a difference of physical parameters close to the source. Hence, transistors to be matched should have the same source–drain orientation to avoid an additional effect of gradients. The mismatch that remains after elimination of these systematic variations is due to statistical fluctuations of the physical parameters across the area of the transistor channel. #### 7.3.3 Random Mismatch Let us assume that the random fluctuations of a parameter P are not spatially correlated. It can be shown [105, 106] that the standard deviation of the difference $\Delta P$ of average values of P across two separate regions of area WL is given by $$\sigma(\Delta P) = \frac{A_{\rm P}}{\sqrt{WL}},\tag{7.52}$$ where $A_P$ is the area proportionality constant for parameter P. This relation can be understood by considering the particular example of $C_{ox}$ illustrated in Figure 7.8. If for an element of surface of unit area, $$\frac{\sigma_{\rm u}(\Delta C_{\rm ox})}{C_{\rm ox}} = A_{\rm C_{\rm ox}},\tag{7.53}$$ then for the total area, the standard deviation of the difference of total capacitances is increased by the square root of the area (the variance increases linearly with the area), whereas the capacitance increases with the area. Hence, $$\frac{\sigma(\Delta C_{\text{ox}})}{C_{\text{ox}}} = \frac{A_{\text{Cox}}\sqrt{WL}}{WL} = \frac{A_{\text{Cox}}}{\sqrt{WL}}.$$ (7.54) **Figure 7.8** Dependence of $\sigma(\Delta C_{\rm ox}/C_{\rm ox})$ on channel area WL **Figure 7.9** Dependence of $\sigma(\Delta W)$ and $\sigma(\Delta L)$ on L and W The same averaging across area takes place for the fluctuations of parameters $Q_{fc}$ , $N_b$ , and $\mu$ . The situation is somewhat different for the fluctuations of W and L. First, they are best characterized as *absolute values* and not as a percentages. Furthermore, they are not averaged across an area, but along a distance. Indeed, as illustrated by Figure 7.9, noncorrelated fluctuations of width are averaged along the length, and noncorrelated fluctuations of length are averaged along the width. If for an element of surface of *unit length*, $$\sigma_{\mathbf{u}}(\Delta W) = A_{\mathbf{W}},\tag{7.55}$$ then for the total length L, it becomes $$\sigma(\Delta W) = \frac{A_{\rm W}\sqrt{L}}{L} = \frac{A_{\rm W}}{\sqrt{L}},\tag{7.56}$$ and symmetrically, $$\sigma(\Delta L) = \frac{A_{\rm L}\sqrt{W}}{W} = \frac{A_{\rm L}}{\sqrt{W}}.$$ (7.57) Proportionality constants $A_{\rm W}$ and $A_{\rm L}$ could be different if the etching process defining the gate is anisotropic. We will assume that they are identical, of value $A_{\rm W,L} = A_{\rm W} = A_{\rm L}$ . Now, the device parameter affected by variations of W and L is $\beta \propto W/L$ . If it is small, the relative difference of aspect ratios can be expressed as $$\frac{\Delta(W/L)}{W/L} = \frac{\Delta W}{W} - \frac{\Delta L}{L},\tag{7.58}$$ the variance of which is $$\sigma^{2}\left(\frac{\Delta(W/L)}{W/L}\right) = \sigma^{2}\left(\frac{\Delta W}{W}\right) + \sigma^{2}\left(\frac{\Delta L}{L}\right). \tag{7.59}$$ Introducing (7.56) and (7.57) with $A_{\rm W} = A_{\rm L} = A_{\rm W,L}$ yields $$\sigma^{2}\left(\frac{\Delta(W/L)}{W/L}\right) = \frac{A_{W,L}^{2}}{WL}\left(\frac{1}{L} + \frac{1}{W}\right) = \frac{A_{W,L}^{2}}{(WL)^{3/2}}\left(\sqrt{\frac{W}{L}} + \sqrt{\frac{L}{W}}\right).$$ (7.60) The mismatch of W/L decreases faster than that of other relevant parameters when the channel area is increased while keeping W/L constant. Its contribution to the mismatch of $\beta$ can therefore be made negligible by increasing WL. Moreover, its variance is minimum for a square channel and increases with approximately the square root of the aspect ratio. It should be emphasized that the proportionality constant $A_P$ was defined by comparing the mismatch of *two identical transistors* (same nominal values of W and L). If one transistor is infinitely large, then the mismatch is reduced by $\sqrt{2}$ . Hence, for two transistors of different WL, it becomes $$\sigma(\Delta P) = \frac{A_{\rm P}}{\sqrt{2}} \sqrt{\frac{1}{W_1 L_1} + \frac{1}{W_2 L_2}}.$$ (7.61) Now, except for very large dimensions, the mismatch of two transistors of different sizes is increased by side effects. Hence, a ratio M/N of $\beta \propto W/L$ is best obtained by a series and/or parallel combination of M and N identical elementary transistors of same W and L. The resulting mismatch is then given by $$\sigma(\Delta P) = \frac{A_{\rm P}}{\sqrt{2WL}} \sqrt{\frac{1}{M} + \frac{1}{N}}.$$ (7.62) Using the variances defined above for the (uncorrelated) mismatches of the basic parameters, the variances of the three device parameters are obtained directly from (7.38), (7.39), and (7.40): $$\sigma^{2}(\Delta V_{T0}) = \left[ (2n_{0} - 1)U_{T} + (n_{0} - 1)\Psi_{0} \right]^{2} \sigma^{2} \left( \frac{\Delta N_{b}}{N_{b}} \right)$$ $$+ \left[ \frac{Q_{fc}}{C_{ox}} - 2(n_{0} - 1)\Psi_{0} \right]^{2} \sigma^{2} \left( \frac{\Delta C_{ox}}{C_{ox}} \right)$$ $$+ \left( \frac{Q_{fc}}{C_{ox}} \right)^{2} \sigma^{2} \left( \frac{\Delta Q_{fc}}{Q_{fc}} \right), \tag{7.63}$$ $$\sigma^{2}(\Delta n) = (n_0 - 1)^2 \left[ \left( \frac{1}{2} - \frac{U_{\rm T}}{\Psi_0} \right)^2 \sigma^2 \left( \frac{\Delta N_{\rm b}}{N_{\rm b}} \right) + \sigma^2 \left( \frac{\Delta C_{\rm ox}}{C_{\rm ox}} \right) \right]$$ (7.64) $$\sigma^{2}\left(\frac{\Delta\beta}{\beta}\right) = \sigma^{2}\left(\frac{\Delta\mu}{\mu}\right) + \sigma^{2}\left(\frac{\Delta C_{\text{ox}}}{C_{\text{ox}}}\right) + \sigma^{2}\left[\frac{\Delta(WL)}{W/L}\right]. \tag{7.65}$$ According to (7.52), the same equations are applicable if each $\sigma(P)$ is replaced by the corresponding area proportionality constant $A_P$ . Now, the mismatch of these three parameters is possibly correlated through $\Delta C_{ox}$ and $\Delta N_b$ . In order to evaluate the practical importance of this correlation, an example is illustrated in Figure 7.10. The mismatch of drain currents and gate voltages is calculated for three cases, with the same realistic values of $\sigma(\Delta V_{T0})$ and $\sigma(\frac{\Delta \beta}{\beta})$ . **Figure 7.10** Mismatch of (a) drain currents and (b) gate voltages of saturated transistors. Case 1: uncorrelated $\Delta V_{T0}$ , $\Delta \beta$ , and $\Delta n$ (hence $\Delta n = 0$ ). Case 2: Fully correlated $\Delta V_{T0}$ , $\Delta \beta$ , and $\Delta n$ , with $\sigma_n = 0.2\%$ and $V_S = 0$ . Case 3: same as case 2, but with $V_S = 1$ V In the first case, we assume *no correlation* between the three device parameters, which is possible only if $\Delta C_{\text{ox}}$ and $\Delta N_{\text{b}}$ are negligible. Then $\Delta n$ is also negligible and $V_{\text{S}}$ has no effect on matching. We obtain from (7.44) and (7.45) [104] $$\sigma\left(\frac{\Delta I_{\rm F}}{I_{\rm F}}\right) = \sqrt{\sigma^2 \left(\frac{\Delta \beta}{\beta}\right) + \left(\frac{G_{\rm m}}{I_{\rm F}}\right)^2 \sigma^2 (\Delta V_{\rm T0})},\tag{7.66}$$ $$\sigma(\Delta V_{\rm G}) = \sqrt{\sigma^2(\Delta V_{\rm T0}) + \left(\frac{I_{\rm F}}{G_{\rm m}}\right)^2 \sigma^2\left(\frac{\Delta \beta}{\beta}\right)}.$$ (7.67) In the second case, we assume *perfect correlation* between the three parameters, and $V_S = 0$ . This is possible only if the sole source of mismatch is $\Delta C_{\rm ox}$ . Then, according to Table 7.3, the sign of $\Delta \beta$ is opposite to that of $\Delta n$ and $\Delta V_{\rm T0}$ . Mismatch is then calculated by replacing each variation by its variance in equations (7.44) and (7.45), taking into account this sign difference. The third case is the same, but with $V_S = 1$ V. Cases 1 and 2 are the two extreme cases for $V_S=0$ . Real cases will be in between, with only partial correlation between device parameters. As can be seen, the maximum ratio between these two extremes is about $\sqrt{2}$ when the effects of $\Delta V_{T0}$ and $\Delta \beta$ are equal in moderate inversion. So the correlation can be compensated for by doubling the value of WL. The mismatch of slopes, $\Delta n$ , has a negligible effect. As already pointed out, for $V_{\rm S}>0$ , the effective threshold $V_{\rm T0}+nV_{\rm S}$ becomes dependent on n, and the mismatch in weak inversion is increased by $\Delta n$ , as illustrated in Case 3. If $\Delta V_{\rm T0}$ and $\Delta n$ are dominated by $\Delta C_{\rm ox}$ , then $\sigma(\Delta V_{\rm T0})$ is simply increased by $\sigma(\Delta n)V_{\rm S}$ . If $\Delta N_b$ dominates, which is usually the case in deep submicron processes, then $\Delta V_{T0}$ and $\Delta n$ are fully correlated, with no correlation with $\Delta \beta$ . The random variation of $\Delta N_b$ is essentially due to the limited total number $N_{\rm tot}$ of ionized impurities in the depletion layer. Assuming a Poisson distribution, then $$\sigma^2 \left( \frac{\Delta N_b}{N_b} \right) = \frac{2}{N_{\text{tot}}} = \frac{2}{W L t_d N_b},\tag{7.68}$$ where the factor 2 comes from the fact that we compare two transistors. The thickness $t_d$ of the depletion layer given by 3.26 can be evaluated at $\Psi_s = \Psi_0$ : $$t_{\rm d} = \sqrt{\frac{2\Psi_0 \epsilon_{\rm si}}{q N_{\rm b}}},\tag{7.69}$$ resulting in $$\sigma\left(\frac{\Delta N_{\rm b}}{N_{\rm b}}\right) = \frac{1}{\sqrt{WL}} \cdot \sqrt[4]{\frac{2q}{\Psi_0 \epsilon_{\rm si} N_{\rm b}}}.$$ (7.70) Now, if $\Delta N_b$ dominates and if $\Psi_0 \gg U_T$ , then 7.63 can be approximated by $$\sigma(\Delta V_{T0}) = (n_0 - 1)\Psi_0 \sigma\left(\frac{\Delta N_b}{N_b}\right) = \frac{\Gamma_b}{2} \sqrt{\Psi_0} \cdot \sigma\left(\frac{\Delta N_b}{N_b}\right)$$ (7.71) where $n_0$ has been replaced by its expression (3.73). By introducing $\sigma(\frac{\Delta N_b}{N_b})$ given by (7.70) and $\Gamma_b$ given by (3.30), we obtain the area proportionality constant for threshold mismatch $$A_{\rm VT0} \stackrel{\triangle}{=} \sqrt{WL} \sigma(\Delta V_{\rm T0}) = \frac{1}{C_{\rm ox}} \sqrt[4]{\frac{q^3 \epsilon_{\rm si} N_{\rm b} \Psi_0}{2}}.$$ (7.72) Now, the comparison of (7.64) with (7.63) for $\Psi_0 \gg U_T$ shows that if mismatch is dominated by $\Delta N_b$ , then $$A_{\rm n} \stackrel{\triangle}{=} \sqrt{WL} \,\sigma(\Delta n) = \frac{A_{\rm VT0}}{2\Psi_0} = \frac{1}{2C_{\rm ox}} \sqrt[4]{\frac{q^3 \epsilon_{\rm si} N_{\rm b}}{2\Psi_0^3}}.$$ (7.73) It should be pointed out that (7.72) and (7.73) are slightly pessimistic, since $t_{\rm d}$ in (7.69) is evaluated at $\Psi_{\rm s}=\Psi_0$ , which is its minimum value. For $V_{\rm S}>0$ , $\Psi_{\rm s}\geq\Psi_0+V_{\rm S}$ and $t_{\rm d}$ is increased, thereby decreasing $\Delta N_{\rm b}/N_{\rm b}$ according to (7.68) [107]. However, this small effect can be neglected as compared to the global effect of increasing $V_{\rm S}$ . Indeed, since $\Delta V_{\rm T0}$ and $\Delta n$ are fully correlated by their common origin $\Delta N_{\rm b}$ , the mismatch of effective gate threshold voltages $V_{\rm T0}+n\,V_{\rm S}$ is $$\sigma(V_{T0} + nV_S) = \sigma(V_{T0}) \left(1 + \frac{V_S}{2\Psi_0}\right),$$ (7.74) This expression describes explicitly, for the particular case of $\Delta V_{T0}$ dominated by $\Delta N_b$ , the effect of $V_S$ illustrated by curve 3 in Figure 7.10. An important consequence of this increase of mismatch due to $V_S > 0$ appears in a differential pair: its input offset voltage is increased by the nonzero source voltage if the two paired transistors are not put in a separate well connected to their sources. # Part II # The Extended Charge-Based Model This second part models several nonideal effects that should be added to the core model developed in Part I, in order to best describe modern MOS transistors, in particular those realized in deep submicron processes. Chapter 8 focuses on effects that already affect long-channel devices, whereas Chapter 9 specifically adresses the short-channel effects. Finally, the passive devices that must be added to account for the extrinsic part of the transistor are modeled in Chapter 10. # 8 Nonideal Effects Related to the Vertical Dimension All the nonideal effects discussed in this chapter remain compatible with expression (4.40) of the drain current. Hence, they do not affect the fundamental property of symmetry discussed in Section (4.5). Section 8.2 shows the impact of the mobility reduction resulting from a large gate voltage. Current and tranconductances are reduced, but their ratio is not much affected. Section 8.3 investigates the case of nonuniform vertical doping, with a detailed analysis of two particular profiles. The following sections examine the consequences of the very high substrate doping and very thin gate oxide introduced in aggressively scaled-down processes. Polysilicon gate depletion discussed in Section 8.4 can be accounted for by a reduction of specific charge and current, by an increase of the slope factor for voltages, and by an increased threshold voltage. Band gap widening due to quantum effects is examined in Section 8.5. It has the same qualitative effect on charge, current, and threshold voltage as polydepletion, with which it is usually combined. Gate leakage current due to tunneling through a very thin oxide is analyzed in Section 8.6. Negligible if the oxide is thicker than 3 nm, this current increases by more than a factor 10 for each 0.2 nm of thickness reduction. #### 8.1 INTRODUCTION In this chapter we still consider a long and wide channel that is homogeneous in the x direction (along the channel). As demonstrated in Section 4.5, the fundamental property of symmetry is not affected; hence, the drain current can still be decomposed in a forward component $I_{\rm F}$ and a reverse component $I_{\rm R}$ . We will separately discuss the main nonideal effects that are related to the vertical dimension, and show how they can be accounted for by modifying the basic model presented in Part I. #### 8.2 MOBILITY REDUCTION DUE TO THE VERTICAL FIELD In a MOS transistor, the current flows very close to the silicon surface. As a consequence, the mobility of current carriers is lower than deep inside the substrate (typically two to three times lower), due to various scattering mechanisms [67]. This mobility is further reduced if the vertical field $E_z$ becomes too large. This field dependent mobility can be approximated by [1] $$\mu_z = \frac{\mu_0}{1 + E_{\text{eff}}/E_0},\tag{8.1}$$ where $\mu_0$ is the low-field surface mobility, $E_0 \cong 4 \times 10^7$ V/m the electric field at which the mobility starts to decrease significantly, and $E_{\rm eff}$ the average field in the inversion layer, approximated by $$E_{\rm eff} = \frac{1}{2} \left[ E_{\rm zs} + E_{\rm zb} \right], \tag{8.2}$$ where $E_{zs}$ and $E_{zb}$ are the values of the vertical electric field at the surface and just below the inversion layer respectively. According to the Gauss law illustrated by Figure 3.2, $$E_{\rm zs} = -(Q_{\rm i} + Q_{\rm b})/\epsilon_{\rm si}$$ and $E_{\rm zb} = -Q_{\rm b}/\epsilon_{\rm si}$ . (8.3) Hence $$E_{\text{eff}} = -\frac{1}{\epsilon_{\text{si}}} \left( Q_{\text{b}} + \frac{Q_{\text{i}}}{2} \right). \tag{8.4}$$ Introducing (8.4) in expression (8.1) of the field-dependent mobility yields $$\mu_z = \frac{\mu_0}{1 - \frac{Q_b + Q_i/2}{\epsilon_{ii}E_0}} = \frac{\mu_0}{1 + \theta(q_b + q_i/2)}.$$ (8.5) In the second form, the charge is normalized to $Q_{\rm spec}$ defined by (3.42) and $\theta$ depends on $E_0$ according to $$\theta = \frac{Q_{\text{spec}}}{\epsilon_{\text{si}} E_0} = \frac{2nC_{\text{ox}} U_{\text{T}}}{\epsilon_{\text{si}} E_0}.$$ (8.6) The mobility reduction is a function of the inverted charge density $Q_i$ and of the bulk depletion charge density $Q_b$ . The latter is given by (3.55) as a linearized function of $Q_i$ , where the slope factor n can be replaced by its value $n_w$ given by (3.68) resulting in $$q_{\rm b} = \frac{\psi_{\rm p} - q_{\rm i}}{1 + \frac{2}{\gamma_{\rm b}} \sqrt{\psi_{\rm p}}}.$$ (8.7) Introducing this result in (8.5) provides the variation of mobility with mobile charge $q_i$ : $$\frac{\mu_z}{\mu_0} = \frac{1}{k_1 q_1 + k_2},\tag{8.8}$$ where $$k_1 = \theta \left( \frac{1}{2} - \frac{1}{1 + \frac{2}{2a} \sqrt{\psi_p}} \right)$$ and $k_2 = 1 + \frac{\theta \psi_p}{1 + \frac{2}{2a} \sqrt{\psi_p}}$ . (8.9) Figure 8.1 Effect of mobility reduction due to the vertical electric field Alternatively, $\psi_p$ may be replaced by the pinch-off voltage $v_p$ by means of their relationship (3.47), their difference being very close to $\psi_0$ , according to (3.66). The correction for mobility reduction can be introduced by multiplying the $q_i(v)$ characteristics of Figure 3.11 by $\mu_z/\mu_0$ . Using $q_i$ as a parameter, $q_i\frac{\mu_z}{\mu_0}$ can be calculated by (8.8), whereas the channel voltage v is obtained from (3.48). Results for several realistic values of parameter $\theta$ are plotted in Figure 8.1. For $\theta = 0$ , there is no mobility reduction and the function is identical to that of Figure 3.11. For $\theta > 0$ , the function is reduced. As can be seen from (8.5), this reduction is more important in strong inversion where $q_i \gg 1$ . However, due to the effect of depletion charge $q_b$ given by (8.7), it is also present in weak inversion, especially if $\psi_p$ is large, corresponding to a large value of $V_G$ . If the transfer parameter $\beta$ (4.8) is *calculated for* $\mu = \mu_0$ , then the forward and reverse components of the drain current are obtained after replacing $q_i$ by $\mu_z q_i/\mu_0$ in (4.16). Hence (4.18) becomes $$i_{f,r} = \int_0^{q_{s,d}} \frac{2q_i + 1}{k_1 q_i + k_2} dq_i = \frac{1}{k_1} \left[ 2q_{s,d} + \left( 1 - 2\frac{k_2}{k_1} \right) \ln \left( 1 + \frac{k_1}{k_2} q_{s,d} \right) \right]. \tag{8.10}$$ Using $q_{s,d}$ as a parameter and equation (3.48) to obtain $v_{s,d}$ , this result is plotted as curve a in Figure 8.2 for a large value of $\theta$ . If $\theta$ tends to zero, the coefficient $k_1$ also tends to zero **Figure 8.2** Effect of mobility reduction on current: (a) exact result (8.10); (b) third-order series expansion (8.11); (c) second-order series expansion (8.12) and expression (8.10) diverges numerically. It can be approximated by its third-order series expansion in which the term $2q_{s,d}$ is canceled: $$i_{\rm f,r} = \frac{1}{k_2} \left[ q_{\rm s,d} + \left( 1 - \frac{k_1}{2k_2} \right) q_{\rm s,d}^2 - \frac{2k_1}{3k_2} q_{\rm s,d}^3 \right], \tag{8.11}$$ which is represented as curve b in Figure 8.2. Further simplification is possible by limiting the expansion to the second-order term and neglecting $\frac{k_1}{2k_2} \ll 1$ : $$i_{\rm f,r} = \frac{1}{k_2} (q_{\rm s,d} + q_{\rm s,d}^2).$$ (8.12) Hence, in this approximation, the current is simply reduced by the factor $k_2$ . As shown by curve c in the same figure this is an acceptable approximation if $v_p - v_{s,d}$ is not too large. The transfer characteristics in strong inversion remain close to a square law for a constant gate voltage $v_g$ corresponding to a constant value of $k_2$ . The gate-driven transfer characteristics depart more significantly from a square law since $v_p$ and $\psi_p$ increase linearly with $v_g$ , thus modulating the value of $k_1$ and $k_2$ according to (8.9). This can be observed in the $\sqrt{i_f(v_p)}$ plot illustrated in Figure 8.3. The source and drain transconductances at fixed voltages (depicted in Figure 5.1) are reduced proportionally to $\mu_z/\mu_0$ . Hence from (8.8), $$g_{\text{ms,d}} = \frac{\mu_z}{\mu_0} q_{\text{s,d}} = \frac{1}{k_1 + k_2/q_{\text{s,d}}}.$$ (8.13) Their dependency on the forward and reverse currents can be obtained by first expressing $q_{s,d}(i_{f,r})$ . Since expression (8.10) cannot be inverted, this can be done by inverting its second-order approximation (8.12). This yields $$q_{\rm s,d} = \frac{\sqrt{1 + 4k_2 i_{\rm f,r}} - 1}{2},\tag{8.14}$$ **Figure 8.3** Transfer characteristics from the gate: (a) exact result (8.10); (b) third-order series expansion (8.11); (c) second-order series expansion (8.12) **Figure 8.4** Effect of mobility reduction on the transconductance to current ratio: (a) using (8.15); (b) exact result which is identical to (4.24) for $\theta = 0$ ( $k_1 = 0$ and $k_2 = 1$ ). Introducing (8.14) in (8.13) results in $$g_{\text{ms,d}} = \frac{1}{k_1 + \frac{2k_2}{\sqrt{1 + 4k_2 i_{\text{f,r}} - 1}}},$$ (8.15) which is identical to (5.11) for $\theta=0$ . Using this result, the variation of $g_{\rm ms,d}/i_{\rm f,r}$ with $i_{\rm f,r}$ is plotted as curve a in Figure 8.4 for a large value of $\theta$ . It departs only very slighly from the "exact" solution (curve b), obtained by using $q_{\rm s,d}$ as a parameter in equation (8.13) of $g_{\rm ms}$ and in the full equation (8.10) of $i_{\rm f,r}$ . The gate transconductance $g_{\rm m}$ is still related to $g_{\rm ms}$ and $g_{\rm md}$ by (5.9) since this relationship was derived independent of the mobility. Therefore, all expressions of $g_{\rm m}$ are affected by mobility reduction. It is worth noticing that the simple expression (5.17) of $g_{\rm m}$ in linear mode is *no longer valid*. The reason for it can be understood by examining Figure 8.5 that shows $\mu_z q_{\rm i}/\mu_0(v)$ for various values of $v_{\rm p}$ , calculated from (8.8) and (3.48) (using $q_{\rm i}$ as a parameter). Indeed, changing $v_{\rm p}$ (or $v_{\rm g}$ ) not only moves the curve vertically [as it did to $q_{\rm i}(v)$ in Figure 5.2] but also modifies its slope. The figure also shows $g_{\rm ms}$ , $g_{\rm md}$ , and $i_{\rm d}$ for $v_{\rm p}=80$ and given values of $v_{\rm s}$ and $v_{\rm d}$ . **Figure 8.5** Effect of increasing $v_p$ #### 8.3 NONUNIFORM VERTICAL DOPING #### 8.3.1 Introduction and General Case In Part I, the doping concentration $N_b$ of the local substrate (or bulk) was assumed to be uniform. As a consequence, the depletion charge $Q_b$ , which is produced by repelling the holes before electrons can be attracted in the channel, was proportional to the square-root function (3.29) of the surface potential $\Psi_s$ . The threshold function defined by (3.33) was therefore nonlinear, since it can be expressed as $$V_{\rm TB} = V_{\rm FB} + \Psi_{\rm s} + \frac{-Q_{\rm b}(\Psi_{\rm s})}{C_{\rm ox}},$$ (8.16) The slope n of this function was slightly decreasing with increasing $\Psi_s$ , as shown by (3.34) and by Figure 3.7. If the doping concentration is a function of depth z into the substrate, $Q_b(\Psi_s)$ is modified, and so are $V_{TB}(\Psi_s)$ and $n(\Psi_s)$ . Let us consider the general case with the arbitrary profile $N_b(z)$ illustrated in Figure 8.6. According to the classical depletion zone approximation, the density of holes is assumed to drop to a negligible value at depletion depth $z_d$ , leaving a space charge $-qN_b$ per unit volume for $z < z_d$ . Hence the total depletion charge density is given by $$Q_{\rm b} = -\epsilon_{\rm si} E_z(z=0) = -q \int_0^{z_{\rm d}} N_{\rm b} \, \mathrm{d}z,$$ (8.17) which is a function of depletion depth $z_d$ . Notice that the origin of the z-axis (z=0) is positioned here just underneath the infinitely thin inverted charge sheet (see Section 3.4), so that $E_z$ is not affected by $Q_i$ . The vertical field is zero for $z \ge z_d$ . According to Poisson's equation, this field increases with the integral of the depleted charge for $z < z_d$ : $$E_z = \frac{q}{\epsilon_{\rm si}} \int_{z}^{z_{\rm d}} N_{\rm b} \, \mathrm{d}z. \tag{8.18}$$ **Figure 8.6** Calculation of $Q_b(\Psi_s)$ for an arbitrary doping profile $N_b(z)$ The surface potential is obtained by integrating the field (8.18) across the depletion region; hence, $$\Psi_{\rm s} = \frac{q}{\epsilon_{\rm si}} \int_0^{z_{\rm d}} \left( \int_z^{z_{\rm d}} N_{\rm b} \, \mathrm{d}z \right) \mathrm{d}z, \tag{8.19}$$ which is also a function of $z_d$ . Using $z_d$ as the parameter, $Q_b(\Psi_s)$ can be calculated by means of parametric equations (8.17) and (8.19). Knowing $Q_b(\Psi_s)$ , $V_{TB}(\Psi_s)$ and its derivative $n(\Psi_s)$ can then be obtained from (8.16). This calculation will be carried out in the following subsections for two particular analytical profiles $N_b(z)$ that can be used as approximations of real profiles. # 8.3.2 Constant Gradient Doping Profile Consider the doping profile described by $$N_{\rm b} = N_{\rm b0} \left( 1 + S \frac{z}{z_{\rm c}} \right) \tag{8.20}$$ and illustrated in Figure 8.7. For S=1, the doping concentration increases linearly from its surface value $N_{\rm b0}$ and is doubled at characteristic depth $z_{\rm c}$ . For S=-1, it decreases to reach zero at $z_{\rm c}$ ; the model is then valid only for a depletion depth $z_{\rm d} < z_{\rm c}$ . Introducing this profile into (8.17) and (8.19) yields the parametric equations of $\Psi_s(Q_b)$ : $$Q_{\rm b} = -q N_{\rm b0} \left( z_{\rm d} + S \frac{z_{\rm d}^2}{2z_{\rm c}} \right), \tag{8.21}$$ $$\Psi_{\rm s} = \frac{qN_{\rm b0}}{\epsilon_{\rm si}} \left(\frac{z_{\rm d}^2}{2} + S\frac{z_{\rm d}^3}{3z_{\rm c}}\right),\tag{8.22}$$ These equations can be simplified by introducing a parameter $$P \stackrel{\triangle}{=} \frac{z_{\rm d}}{z_{\rm c}},\tag{8.23}$$ and by defining a normalized characteristic depth $$\zeta_{\rm c} \stackrel{\triangle}{=} \frac{z_{\rm c}}{t_{\rm ox}} \frac{\epsilon_{\rm ox}}{\epsilon_{\rm si}} = \frac{z_{\rm c} C_{\rm ox}}{\epsilon_{\rm si}},\tag{8.24}$$ **Figure 8.7** Constant gradient doping profile $N_b(z)$ and the substrate modulation factor at the surface $$\Gamma_{b0} \stackrel{\triangle}{=} \frac{\sqrt{2qN_{b0}\epsilon_{si}}}{C_{ox}}.$$ (8.25) They become $$-\frac{Q_{\rm b}}{C_{\rm ox}} = \frac{\Gamma_{\rm b0}^2 \zeta_{\rm c}}{2} \left( P + S \frac{P^2}{2} \right), \tag{8.26}$$ $$\Psi_{\rm s} = \frac{\Gamma_{\rm b0}^2 \zeta_{\rm c}^2}{2} \left( \frac{P^2}{2} + S \frac{P^3}{3} \right). \tag{8.27}$$ These two results can then be introduced in (8.16), giving $$V_{\rm TB} - V_{\rm FB} = \frac{\Gamma_{\rm b0}^2 \zeta_{\rm c}}{2} \left( P + \frac{\zeta_{\rm c} + S}{2} P^2 + S \zeta_{\rm c} \frac{P^3}{3} \right). \tag{8.28}$$ Now, (8.28) and (8.27) can be used as parametric equations of $V_{\text{TB}}(\Psi_s)$ , with P as the independent parameter. This threshold function is plotted in Figure 8.8(a) for $\Gamma_{bo}^2 = 40U_{\text{T}}$ and for several values of the normalized characteristic depth $\zeta_c$ . Uniform doping corresponds to $\zeta_c = \infty$ . **Figure 8.8** Effect of a constant gradient profile: (a) on threshold function $V_{TB}(\Psi_s)$ ; (b) on slope factor $n(\Psi_s)$ The slope factor can also be expressed as a function of parameter P by differentiating (8.28) and (8.27) $$n = \frac{dV_{TB}}{d\Psi_{s}} = \frac{dV_{TB}}{dP} / \frac{d\Psi_{s}}{dP} = \frac{1 + P(\zeta_{c} + S) + \zeta_{c}SP^{2}}{\zeta_{c}P(1 + SP)}.$$ (8.29) This equation can be associated with (8.27) to obtain $n(\Psi_s)$ . This slope factor is plotted in Figure 8.8(b) with the same values of $\Gamma_{b0}$ and $\zeta_c$ . As could be expected, the slope factor for a given value of surface doping $N_{b0}$ is increased for an increasing doping profile. However, this effect is significant only for $\zeta_c < 5$ , corresponding to $z_c < 15t_{ox}$ . # 8.3.3 Step Profile The step profile illustrated in Figure 8.9 is another approximation of real profiles that is tractable analytically. Introducing this profile into (8.17) and (8.19) yields, for $z_d \ge z_c$ $$Q_{b} = -q \left[ N_{b0} z_{c} + N_{bc} (z_{d} - z_{c}) \right]$$ (8.30) and $$\Psi_{\rm s} = \frac{q}{\epsilon_{\rm si}} \left[ N_{\rm bc} \frac{(z_{\rm d} - z_{\rm c})^2}{2} + N_{\rm bc} z_{\rm c} (z_{\rm d} - z_{\rm c}) + N_{\rm b0} \frac{z_{\rm c}^2}{2} \right]. \tag{8.31}$$ These equations can be simplified by introducing the parameter P defined by (8.23) and variables $\zeta_c$ and $\Gamma_{b0}$ defined (8.24) and (8.25), and by defining the doping ratio $$\nu \stackrel{\triangle}{=} \frac{N_{\rm bc}}{N_{\rm b0}},\tag{8.32}$$ **Figure 8.9** Step approximation of doping profile $N_{\rm b}(z)$ resulting in $$\frac{-Q_{\rm b}}{C_{\rm ox}} = \frac{\zeta_{\rm c} \Gamma_{\rm b0}^2}{2} \left[ 1 + \nu (P - 1) \right] \tag{8.33}$$ and $$\Psi_{\rm s} = \frac{\zeta_{\rm c}^2 \Gamma_{\rm b0}^2}{2} \left[ \frac{\nu}{2} (P - 1)^2 + \nu (P - 1) + \frac{1}{2} \right]. \tag{8.34}$$ These equations could be used as parametric equations of $\Psi_s(Q_b)$ . Instead, parameter P can be calculated from its second-order equation (8.34): $$P = \sqrt{1 - \frac{1}{\nu} + \frac{4\Psi_{\rm s}}{\nu \zeta_{\rm c}^2 \Gamma_{\rm b0}^2}},\tag{8.35}$$ and introduced in equation (8.33) of $Q_b$ . According to (8.16), the threshold function then becomes $$V_{\text{TB}} - V_{\text{FB}} = \Psi_{\text{s}} + \frac{\zeta_{\text{c}} \Gamma_{\text{b0}}^{2}}{2} \left[ 1 - \nu + \sqrt{\nu \left( \nu - 1 + \frac{4\Psi_{\text{s}}}{\zeta_{\text{c}}^{2} \Gamma_{\text{bo}}^{2}} \right)} \right]. \tag{8.36}$$ This expression is plotted in Figure 8.10 for various values of normalized step depth $\zeta_c$ . Part (a) of the figure is for a 1 to 10 step up of doping concentration. The threshold is strongly increased if the step is shallow, since most of the depletion region extends within the region of higher doping concentration $N_{\rm bc}$ . This increase is attenuated when the step depth is increased. **Figure 8.10** Threshold function for a step profile of normalized depth $\zeta_c$ : (a) for a step up 1 to 10; (b) for a step down 10 to 1 Expression (8.36) is valid only when the depletion depth extends beyond the step, corresponding to $P \ge 1$ , and hence from (8.35) for $$\Psi_{\rm s} \ge \left(\frac{\zeta_{\rm c} \Gamma_{\rm b0}}{2}\right)^2 = \frac{q N_{\rm b0} z_{\rm c}^2}{2\epsilon_{\rm si}}.\tag{8.37}$$ For smaller values of surface potential, the situation is reduced to that of uniform doping $N_{b0}$ (corresponding to $\zeta_c = \infty$ ). Figure 8.10(b) shows the case of a 10 to 1 step down of doping concentration for the same values of $\Gamma_{b0}$ and $\zeta_c$ . The threshold function is reduced if the step is shallow, since the depletion region extends mostly in the region of lower doping. Figure 8.11 is another plot of expression (8.36) of the threshold function, for a fixed value of step depth ( $\zeta_c = 2$ ) and various values of the doping ratio $\nu$ . Below the limit given by (8.37), the depletion region does not reach the step depth $z_c$ . The doping is therefore uniform with substrate modulation factor $\Gamma_{b0}$ . Beyond this limit, the depletion region enters the region of different doping and the threshold function depends on the doping ratio $\nu$ . When the gate voltage $V_G$ starts exceeding the threshold function $V_{TB}$ at some position along the channel, some inversion charge $Q_i$ starts appearing. According to (3.5), the concentration of this inversion charge will dominate at the depth for which $\Psi - \Phi_F$ is maximum. If the doping concentration is uniform, then Fermi potential $\Phi_F$ is constant and the inversion charge appears at the surface (z = 0), since $\Psi$ is always maximum at the surface. This is also true if the concentration increases with depth z, corresponding to an increase of $\Phi_F$ given by (3.8). But if, on the contrary, the concentration decreases steeply with depth, the corresponding decrease of $\Phi_F$ can possibly overcome the decrease of $\Psi$ . The inversion layer is then created below the surface, resulting in what is called a *buried channel*. **Figure 8.11** Threshold function for various step profile doping ratios $\nu$ Figure 8.12 Charge densities and electrical field with a buried channel For the step profile discussed here, the channel will be buried as long as the difference of Fermi potentials for the two doping concentrations exceeds the drop of potential across depth $z_c$ : $$\Phi_{F0} - \Phi_{Fc} > \Psi_s - \Psi_c, \tag{8.38}$$ or by introducing expression (3.8) of $\Phi_F$ $$\Psi_{\rm s} - \Psi_{\rm c} < U_{\rm T} \ln{(1/\nu)},$$ (8.39) where $\Psi_{\rm c} = \Psi(z = z_{\rm c})$ . The effect of this buried inverted charge $Q_{\rm ib}$ on the electric field is illustrated in Figure 8.12. The total charge $Q_{\rm t}$ underneath the surface can be split into three parts: $$Q_{t} \stackrel{\triangle}{=} Q_{b} + Q_{ib} = Q_{b0} + Q_{bc} + Q_{ib}. \tag{8.40}$$ The buried inverted charge (supposed to be a very thin layer according to the charge sheet model) produces a step of field. The total voltage drop across $z_c$ is easily obtained by inspection: $$\Psi_{\rm s} - \Psi_{\rm c} = -\frac{z_{\rm c}}{\epsilon_{\rm si}} \left( Q_{\rm ib} + Q_{\rm bc} + \frac{Q_{\rm b0}}{2} \right). \tag{8.41}$$ Introducing (8.40) and the variables defined by (8.24) and (8.25) yields $$\frac{-Q_{\rm t}}{C_{\rm ox}} = \frac{\zeta_{\rm c} \Gamma_{\rm b0}^2}{4} + \frac{\Psi_{\rm s} - \Psi_{\rm c}}{\zeta_{\rm c}}.$$ (8.42) This charge increases with the surface field. When the limit condition (8.39) for surface inversion is reached, it has a maximum value given by $$\frac{-Q_{\text{tmax}}}{C_{\text{ox}}} = \frac{\zeta_c \Gamma_{\text{b0}}^2}{4} + \frac{U_{\text{T}}}{\zeta_c} \ln(1/\nu)$$ (8.43) that is independent of $\Psi_s$ . Figure 8.13 Maximum surface potential for which the channel remains buried According to (8.16), the threshold for surface inversion can therefore be expressed as $$V_{\text{TBs}} - V_{\text{FB}} = \Psi_{\text{s}} - \frac{Q_{\text{tmax}}}{C_{\text{ox}}} = \Psi_{\text{s}} + \frac{\zeta_{\text{c}} \Gamma_{\text{b0}}^2}{4} + \frac{U_{\text{T}}}{\zeta_{\text{c}}} \ln{(1/\nu)}.$$ (8.44) This limit is plotted in dotted line in Figure 8.10(b) for $\zeta_c = 0.15$ . Since the buried charge cannot be positive, this threshold is valid only when it is larger than the inversion threshold $V_{\text{TB}}$ . This would not be the case for the deeper steps (larger $\zeta_c$ ) shown in the same figure (except for very low values of $\Psi_s$ ). To obtain a buried channel for a deeper step, the lower doping concentration should be further reduced, in order to increase the difference of Fermi potentials. The maximum value of surface potential for which the channel remains buried can be obtained by introducing the value of $\Psi_s - \Psi_c$ into condition (8.39). It can easily be verified that this value is given by the last two terms in (8.34), since the first term correponds to $\Psi_c$ . Hence, for this maximum value, $$\frac{\zeta_{\rm c}^2 \Gamma_{\rm b0}^2}{2} \left[ \nu(P-1) + \frac{1}{2} \right] = U_{\rm T} \ln(1/\zeta_{\rm c}). \tag{8.45}$$ Introducing expression (8.35) of parameter P and solving for $\Psi_s$ yield $$\Psi_{\text{s max}} = \frac{\zeta_{\text{c}}^2 \Gamma_{\text{b0}}^2}{4} \left[ \frac{1}{\nu} \left( \nu - \frac{1}{2} - \frac{2}{\zeta_{\text{c}}^2 \Gamma_{\text{b0}}^2} \ln \nu \right)^2 + 1 - \nu \right]. \tag{8.46}$$ This limit is plotted in Figure 8.13 as a function of the doping ratio $\nu$ . It can be seen that, for a given value of parameter $\zeta_c^2 \Gamma_{b0}^2$ [that is proportional to $N_{b0}z_c^2$ according to (8.37)], the channel may remain buried up to large values of the surface potential if $\nu = N_{bc}/N_{b0}$ is sufficiently small. Such a situation is shown in Figure 8.14, with $\zeta_c^2 \Gamma_{b0}^2/U_T = 0.2$ and $\nu = 0.1$ . As can be seen, $V_{TBs} > V_{TB}$ in the whole range represented in the diagram. If the surface potential is close to its pinch-off value $\Psi_P$ , then all the inverted charge is buried. This will be true all along the channel if the transistor is in weak inversion ( $Q_i$ negligible). If the surface potential is lower than the value $\Psi_{Ps}$ defined in the figure (surface pinch-off potential), then only a part $Q_{ib}$ of the total inverted charge $Q_i$ buried. **Figure 8.14** Inversion charge $Q_i$ and its buried part $Q_{ib}$ The slope factor is easily calculated from (8.36) as $$n = \frac{dV_{TB}}{d\Psi_s} = 1 + \sqrt{\frac{\nu}{\zeta_c^2(\nu - 1) + 4\Psi_s/\Gamma_{b0}^2}}.$$ (8.47) It is plotted in Figure 8.15 for various values of normalized step depth $\zeta_c$ , with the same parameters as in Figure 8.10. Figure 8.15(a) shows the case of a 1 to 10 step up in doping concentration. Compared to uniform doping ( $\zeta_c = \infty$ ), the slope is strongly increased if the step is very shallow, as can be expected from the fact that the depletion occurs mainly in the highly doped region. It remains higher when the depth is increased, but is more constant with the variation of the surface potential. Indeed, if the doping ratio $\nu$ tends to infinity, (8.47) shows that the slope factor n remains constant at the value $1 + 1/\zeta_c$ as soon as the surface potential exceeds the limit given by (8.37) to have the depletion region reaching the step. For the example of the figure with $\zeta_c = 2$ , this limit is reached for $\Psi_s = 40U_T$ . Below this value, the slope factor is that of uniform doping ( $\zeta_c = \infty$ ). **Figure 8.15** Slope factor for various values of normalized step depth $\zeta_c$ : (a) for a step up 1 to 10; (b) for a step down 10 to 1 **Figure 8.16** Slope factor for various step profile doping ratios $\nu$ Figure 8.15(b) shows the case of a 10 to 1 step down of doping concentration. The slope factor is lowered by a shallow step (most of the depletion occurring in the lightly doped region). However, it increases very steeply when the surface potential is reduced and approaches the limit given by (8.37). In Figure 8.16, the slope factor is plotted for $\zeta_c = 2$ and various values of the doping ratio. It shows again that when the depletion region reaches the step, the way n varies with the surface potential strongly depends on the doping ratio. #### 8.3.4 Effect on the Basic Model The nonuniformity of vertical doping affects only the shape of the threshold function, and hence the slope factor and the threshold voltage. Therefore, the whole model derived in Part I is still applicable with new values of these parameters. The threshold voltage at equilibrium $V_{\rm T0}$ was defined by (3.58) as the value of the threshold function $V_{\rm TB}$ for V=0 (channel at equilibrium). Hence, from (3.56), $$V_{\rm T0} = V_{\rm TR}(\Psi_{\rm s} = \Psi_{\rm 0}),$$ (8.48) where $\Psi_0$ is given by (3.66) with $\Phi_F$ calculated from (3.8) with $N_b = N_{b0}$ . The effect of the constant gradient profile as illustrated in Figure 8.8 can be approximated by fitting the substrate modulation factor $\Gamma_b$ of a uniform profile. Both the threshold voltage and the slope factor are increased (decreased) if the doping is increasing (decreasing) with depth. For the step profile approximation, the threshold voltage can be expressed explicitly from (8.36): $$V_{\text{T0}} = V_{\text{FB}} + \Psi_0 + \frac{\zeta_c \Gamma_{\text{b0}}^2}{2} \left[ 1 - \nu + \sqrt{\nu \left(\nu - 1 + \frac{4\Psi_0}{\zeta_c^2 \Gamma_{\text{b0}}^2}\right)} \right]. \tag{8.49}$$ The pinch-off potential $\Psi_P$ was defined in Section 3.5 as the value of surface potential for which the inverted charge is zero; that is, $$\Psi_{\rm P} = \Psi_{\rm s}(V_{\rm G} = V_{\rm TB}),\tag{8.50}$$ Figure 8.17 Dual slope threshold function and is related to the pinch-off voltage by $V_P = \Psi_P - \Psi_0$ according to (3.66). But no simple relation exists here to replace expression (3.37) of $\Psi_P$ . Instead, $V_P$ can be approximated by (3.63). For a given value of surface doping (and hence of $\Gamma_{b0}$ ), the effect of a step profile depends on the step depth $z_c$ and the step doping ratio $\nu = N_{bc}/N_{b0}$ . A step up ( $\nu > 1$ ) can only increase $V_{T0}$ and n, but it improves the linearity of threshold function $V_{TB}$ and hence reduces the variation of n with the surface potential, as shown by Figure 8.11 and Figure 8.16. A step down ( $\nu$ < 1) can only reduce $V_{T0}$ and n, but it may result in an abrupt change of slope at the limit given by (8.37), as illustrated in Figure 8.16. Therefore, a dual slope threshold model might be needed as illustrated by the example of Figure 8.17. Threshold $V_{T01}$ and slope $n_1$ correspond to the region of uniform doping. They are thus given by (3.58) and (3.34) with $\Gamma_b = \Gamma_{b0}$ [or by (8.49) and (8.47) with $\nu = 1$ ]. According to Figure 8.16, the evaluation of $n_2$ should be made by (8.47) with a value of $\Psi_s$ sufficiently larger than $\zeta_c \Gamma_{b0}^2/2$ . Inspection of Figure 8.17 shows that the second threshold voltage can be calculated by $$V_{\text{T02}} = V_{\text{T01}} + (n_1 - n_2) \left[ (\zeta_{\text{c}} \Gamma_{\text{b0}} / 2)^2 - \Psi_0 \right]. \tag{8.51}$$ #### 8.4 POLYSILICON DEPLETION #### 8.4.1 Definition of the Effect In the basic model discussed in Part I, we have assumed a constant potential $V_{\rm G}$ throughout the thickness of the gate electrode, which would always be true if the gate material was a metal. It is still true for a (poly)silicon gate, as long as the thickness of the layer of positive charge $Q_{\rm G}$ (that is concentrated at the lower face of the gate electrode) is so small that the voltage $\Delta\Psi_{\rm g}$ across it is negligible. If the gate is N-type, we can assume that a positive gate charge $Q_{\rm G}$ is entirely produced by the depletion layer created at the lower face of the gate. If the gate is P-type, this depletion layer can possibly create a negative gate charge $Q_{\rm G}$ . To calculate $\Delta \Psi_g$ , we can further assume that the model of equations (3.29) and (3.30) giving $$\Psi_{\rm s} = \left(\frac{Q_{\rm b}}{\Gamma_{\rm b}C_{\rm ox}}\right)^2 \quad \text{with} \quad \Gamma_{\rm b} = \frac{\sqrt{2qN_{\rm b}\epsilon_{\rm si}}}{C_{\rm ox}}$$ (8.52) for the monocrystalline bulk with doping concentration $N_b$ remains valid for the polysilicon gate with concentration $N_g$ . Then by analogy [45] $$\Delta \Psi_{\rm g} = \pm \left(\frac{Q_{\rm g}}{\Gamma_{\rm g} C_{\rm ox}}\right)^2 \quad \text{for} \quad \pm Q_{\rm g} > 0,$$ (8.53) where $$\Gamma_{\rm g} = \frac{\sqrt{2qN_{\rm g}\epsilon_{\rm si}}}{C_{\rm ox}} \tag{8.54}$$ is the gate modulation factor. The positive sign in (8.53) corresponds to the positive voltage drop created through the depletion layer of an N-type gate (for $Q_{\rm g} > 0$ ), whereas the negative sign corresponds to the negative voltage drop that might eventually be created in the depletion layer of a P-type gate (for $Q_{\rm g} < 0$ ). Comparing (8.52) with (8.53) and (8.54) shows that $\Delta \Psi_{\rm g}$ remains negligible as long as $N_{\rm g}/N_{\rm b} \gg (Q_{\rm g}/Q_{\rm b})^2$ . Now, while scaling-down process dimensions, $N_b$ must be increased whereas $N_g$ cannot be increased proportionally. Hence $\Delta \Psi_g$ may become nonnegligible, especially if $Q_g$ is made much larger than $-Q_b$ by a large value of inverted charge $-Q_i$ (very strong inversion). Although the original definition of the fixed interface charge $Q_{\rm fc}$ in Section 2.2 included the equivalent effect of the charge distributed throughout the oxide thickness, let us assume here that all this charge is physically located at the silicon-oxide interface. Hence, because of the overall charge neutrality $$Q_{\rm g} = -(Q_{\rm b} + Q_{\rm i} + Q_{\rm fc}).$$ (8.55) The depletion voltage at the gate then becomes $$\Delta \Psi_{\rm g} = \pm \left( \frac{Q_{\rm b} + Q_{\rm i} + Q_{\rm fc}}{\Gamma_{\rm g} C_{\rm ox}} \right)^2. \tag{8.56}$$ # 8.4.2 Effect on the Mobile Inverted Charge This voltage drop $\Delta \Psi_g$ given by (8.56) must be subtracted from $V_G$ in the voltage to charge relation (3.19). This yields $$\pm \frac{1}{\Gamma_{\rm g}^2} \left( \frac{Q_{\rm i} + Q_{\rm b} + Q_{\rm fc}}{C_{\rm ox}} \right)^2 - \frac{Q_{\rm i} + Q_{\rm b} + Q_{\rm fc}}{C_{\rm ox}} - (V_{\rm G} - \Phi_{\rm ms} - \Psi_{\rm s}) = 0.$$ (8.57) The mobile charge density $Q_i$ is then obtained by first solving this second-order equation in $(Q_i + Q_b + Q_{fc})/C_{ox}$ , giving $$Q_{\rm i} + Q_{\rm b} + Q_{\rm fc} = C_{\rm ox} \left[ \pm \frac{\Gamma_{\rm g}^2}{2} \left( 1 - \sqrt{1 \pm \frac{4}{\Gamma_{\rm g}^2} (V_{\rm G} - \Psi_{\rm s} - \Phi_{\rm ms})} \right) \right]. \tag{8.58}$$ Then, by introducing expression (3.29) of $Q_b$ , $$Q_{\rm i} = C_{\rm ox} \left[ \Gamma_{\rm b} \sqrt{\Psi_{\rm s}} \pm \frac{\Gamma_{\rm g}^2}{2} \left( 1 - \sqrt{1 \pm \frac{4}{\Gamma_{\rm g}^2} (V_{\rm G} - \Psi_{\rm s} - \Phi_{\rm ms})} \right) \right] - Q_{\rm fc}.$$ (8.59) # 8.4.3 Slope Factors and Pinch-Off Surface Potential We can now compare (8.59) with (3.32), to which it reduces for $\Gamma_g$ very large. As a first remark, $\Phi_{ms}$ and $Q_{fc}$ cannot be lumped anymore into a flat-band voltage $V_{FB}$ . But most important is the fact that $Q_i$ is no longer proportional to the difference between the gate voltage $V_G$ and a threshold function $V_{TB}(\Psi_s)$ . The diagram of Figure 3.7 is therefore no longer applicable. As a consequence, the slope of $\frac{Q_i}{C_{ox}}(\Psi_s)$ is no longer identical to that of $V_G(\Psi_P)$ . Therefore, the single slope factor n introduced in Part I must be replaced by two distinct slope factors: $$n_v = \frac{\mathrm{d}V_\mathrm{G}}{\mathrm{d}\Psi_\mathrm{P}} = \frac{\mathrm{d}V_\mathrm{G}}{\mathrm{d}V_\mathrm{P}} \quad \text{and} \quad n_\mathrm{q} = \frac{\mathrm{d}Q_\mathrm{i}/C_\mathrm{ox}}{\mathrm{d}\Psi_\mathrm{s}}.$$ (8.60) In order to obtain an expression for $n_v$ , we have to first calculate $V_G(\Psi_P)$ that replaces (3.33) plotted in Figure 3.7. Introducing $Q_i = 0$ and $\Psi_S = \Psi_P$ in (8.59) results in $$V_{\rm G} = \Phi_{\rm ms} - \frac{Q_{\rm fc}}{C_{\rm ox}} + \Psi_{\rm P} + \Gamma_{\rm b} \sqrt{\Psi_{\rm P}} \pm \frac{1}{\Gamma_{\rm g}^2} \left( \frac{Q_{\rm fc}}{C_{\rm ox}} - \Gamma_{\rm b} \sqrt{\Psi_{\rm P}} \right)^2, \tag{8.61}$$ which reduces to expression (3.33) of $V_{\text{TB}}(\Psi_{\text{s}})$ for $\Gamma_{\text{g}}$ very large. It must be reminded that, according to (3.66), $\Psi_P$ is related to the pinch-off voltage $V_P$ by $$\Psi_{\rm P} = V_{\rm P} + \Psi_0 = V_{\rm P} + 2\Phi_{\rm F} + V_{\rm sh}. \tag{8.62}$$ Equation (8.61) is plotted in Figure 8.18 for particular values of $\gamma_b = \Gamma_b/U_T$ and $\gamma_g = \Gamma_g/U_T$ , and for five different values of fixed charge $Q_{\rm fc}/C_{\rm ox}$ ranging from -40 to 40. Now, polydepletion is possible only if the charge $Q_G$ on the gate is positive for an N-type gate or negative for a P-type gate. At pinch-off $Q_i = 0$ , hence from (8.55) polydepletion at pinch-off occurs only for $$\pm (Q_b + Q_{fc}) < 0. ag{8.63}$$ By introducing expression (3.29) of $Q_b$ with $\Psi_s = \Psi_P$ , this condition becomes $$\pm \left( \Gamma_{\rm b} \sqrt{\Psi_{\rm P}} - \frac{Q_{\rm fc}}{C_{\rm ox}} \right) > 0. \tag{8.64}$$ **Figure 8.18** Effect of polydepletion on $V_G(\Psi_p)$ Introduced in (8.61), condition (8.64) becomes $$\pm (V_{\rm G} - \Phi_{\rm ms} - \Psi_{\rm P}) > 0. \tag{8.65}$$ This limit is also represented in Figure 8.18. No polydepletion occurs at pinch-off if condition (8.65) is not fulfilled; the $V_G(\Psi_P)$ function is then that for $\gamma_g$ very large. The valid curve for a given value of $Q_{fc}$ is shown in thick line. Its slope $n_v$ is always *increased* by polydepletion. Notice that polydepletion can occur below the limit given by (8.65) if $\Psi_s < \Psi_P(Q_i \text{ no longer negligible in (8.63)}).$ We see that, for the N-channel transistor considered here, a large positive value of fixed charge $Q_{\rm fc}$ may prevent polydepletion for an N-type gate, and make it possible for an P-type gate. The flat-band voltage $V_{\rm FB}$ was defined as the value of gate voltage $V_{\rm G}$ for which $\Psi_{\rm s}=0$ ; hence, $Q_{\rm si}=Q_{\rm b}+Q_{\rm i}=0$ . Using (8.57), we obtain $$V_{\rm FB} = \Phi_{\rm ms} - \frac{Q_{\rm fc}}{C_{\rm ox}} \pm \left(\frac{Q_{\rm fc}}{\Gamma_{\rm g}C_{\rm ox}}\right)^2 \quad \text{for} \quad \pm Q_{\rm g} = \mp Q_{\rm fc} > 0. \tag{8.66}$$ The flat-band voltage is increased by polydepletion in an N-type gate for a positive fixed charge; it is decreased by a negative fixed charge for a P-type gate. However, we have seen before in (8.59) that the fixed charge does not simply contribute to a shift $V_{\rm FB}$ of gate voltage, as is the case without polydepletion. The pinch-off surface potential can be calculated from the gate voltage by inverting (8.61), with the result of a very complicated expression for the general case. This expression is simplified if $Q_{\rm fc}=0$ hence $V_{\rm FB}=\Phi_{\rm ms}$ . As can be seen in Figure 8.18, there is then no polydepletion for a P-type gate; $\Psi_P(V_G)$ is therefore given by (3.37). For a N-type gate, inverting (8.61) yields $$\Psi_{\rm P} = \left\{ \frac{\Gamma_{\rm g}}{2(\Gamma_{\rm b}^2 + \Gamma_{\rm g}^2)} \left[ \sqrt{4(\Gamma_{\rm b}^2 + \Gamma_{\rm g}^2)(V_{\rm G} - V_{\rm FB}) + \Gamma_{\rm b}^2 \Gamma_{\rm g}^2} - \Gamma_{\rm b} \Gamma_{\rm g} \right] \right\}^2 \quad \text{(for } Q_{\rm fc} = 0),$$ (8.67) which also provides $V_P(V_G)$ by introducing (8.62). It can be verified that this expression is also reduced to (3.37) for $\Gamma_g \gg \Gamma_b$ . # 8.4.4 Voltage Slope Factor n<sub>v</sub> According to definition (8.60), $n_v$ is the slope of $V_G(\Psi_P)$ plotted in Figure 8.18. Differentiation of (8.61) gives $$n_{\rm v} = \frac{\mathrm{d}V_{\rm G}}{\mathrm{d}\Psi_{\rm P}} = 1 + \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm P}}} \pm \left(\frac{\Gamma_{\rm b}}{\Gamma_{\rm g}}\right)^2 \left(1 - \frac{Q_{\rm fc}/C_{\rm ox}}{\Gamma_{\rm b}\sqrt{\Psi_{\rm P}}}\right),\tag{8.68}$$ which reduces to n given by (3.68) for $\Gamma_{\rm b} \ll \Gamma_{\rm g}$ . This slope factor is plotted in Figure 8.19 for numerical values identical to those of Figure 8.18. Condition (8.64) is used to identify the valid part of the curve (shown in thick line) for each value of $Q_{\rm fc}$ . Notice that $n_{\rm v}$ cannot be lower than its value for very large $\gamma_{\rm g}/\gamma_{\rm b}$ , that is independent of $Q_{\rm fc}$ as shown by (8.68). This confirms that the voltage slope factor $n_{\rm v}$ is always increased by polydepletion. Variation of slope factor $n_v$ with pinch-off surface potential $\Psi_P$ # 8.4.5 Charge Slope Factor $n_q$ Slope factor $n_q$ is obtained by differentiation of (8.59): $$n_{\rm q} = \frac{\mathrm{d}Q_{\rm i}/C_{\rm ox}}{\mathrm{d}\Psi_{\rm s}} = \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm s}}} + \frac{1}{\sqrt{1 \pm \frac{4}{\Gamma_{\rm g}^2}(V_{\rm G} - \Psi_{\rm s} - \Phi_{\rm ms})}}.$$ (8.69) Unlike n (to which it reduces for $\Gamma_g$ very large) this slope is not only dependent on surface potential $\Psi_s$ but also dependent on gate voltage $V_G$ . This dependency on $V_G$ may be replaced by that on $\Psi_P$ by introducing (8.61), giving $$n_{\rm q} = \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm s}}} + \frac{1}{\sqrt{\left[1 \pm \frac{2}{\Gamma_{\rm g}^2} (\Gamma_{\rm b}\sqrt{\Psi_{\rm P}} - \frac{Q_{\rm fc}}{C_{\rm ox}})\right]^2 \pm \frac{4}{\Gamma_{\rm g}^2} (\Psi_{\rm P} - \Psi_{\rm s})}}.$$ (8.70) Here again, $\Psi_P$ may be replaced by $\Psi_0 + V_P$ . As done without polydepletion, this slope factor may be evaluated at the value of surface potential $\Psi_s$ that is best adapted to the mode of operation. In weak inversion, or close to it, it may be evaluated at $\Psi_s = \Psi_P$ ; (8.70) then becomes $$n_{\rm q} = n_{\rm qw} = \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_{\rm P}}} + \frac{1}{1 \pm \frac{2}{\Gamma_{\rm g}^2} \left(\Gamma_{\rm b}\sqrt{\Psi_{\rm P}} - Q_{\rm fc}C_{\rm ox}\right)}.$$ (8.71) This variation of $n_{\rm qw}$ with $\Psi_{\rm P}$ is plotted in Figure 8.20 with the same numerical values as those of Figures 8.18 and 8.19. Condition (8.64) is used to identify the valid part of the curve (shown in thick line) for each value of $Q_{\rm fc}$ . Notice that $n_{\rm q}$ cannot be higher than its value for very large $\gamma_{\rm g}/\gamma_{\rm b}$ , that is independent of $Q_{\rm fc}$ as shown by (8.70). This shows that the charge slope factor $n_{\rm q}$ is always decreased by polydepletion. **Figure 8.20** Variation of slope factor $n_{qw}$ with pinch-off surface potential $\Psi_P$ For strong inversion, a better evaluation of $n_{\rm q}$ given by (8.70) may be at $\Psi_{\rm s} = \Psi_0 + V_{\rm P}/2$ , resulting in $$n_{\rm q} = n_{\rm qs} = \frac{\Gamma_{\rm b}}{2\sqrt{\Psi_0 + V_{\rm P}/2}} + \frac{1}{\sqrt{\left[1 \pm \frac{2}{\Gamma_{\rm g}^2}(\Gamma_{\rm b}\sqrt{\Psi_0 + V_{\rm P}} - \frac{Q_{\rm fs}}{C_{\rm ox}})\right]^2 \pm \frac{2}{\Gamma_{\rm g}^2}V_{\rm P}}}.$$ (8.72) # 8.4.6 Effect on $Q_i(V)$ , Currents, and Transconductances The continuous expression of $V(Q_i)$ (3.48) and its approximations (3.49) and (3.50) in weak and strong inversion remain valid if n is replaced by $n_q$ given by (8.70) in the normalization of $Q_i$ . Hence the specific charge (3.42) used for this normalization must be replaced by $$Q_{\text{spec}} = -2n_{\text{q}}U_{\text{T}}C_{\text{ox}},\tag{8.73}$$ The same remark applies to the normalized drain current and its forward and reverse components derived in Sections 4.4.1 and 4.4.6 provided that the specific current is redefined as $$I_{\text{spec}} = 2n_{\text{q}}\beta U_{\text{T}}^2. \tag{8.74}$$ In particular, results (4.25) and (4.39) and the corresponding characteristics in Figure 4.5 remain unchanged. As explained in Chapter 5, the source transconductance $G_{\rm ms}$ is proportional to the density $Q_{\rm iS}$ of mobile charge at the source (in normalized form, $g_{\rm ms}=q_{\rm s}$ ). Symmetrically, the drain transconductance $G_{\rm md}$ is proportional to the density $Q_{\rm iD}$ of mobile charge at the drain (in normalized form, $g_{\rm md}=q_{\rm d}$ ). Therefore, all expressions of $G_{\rm ms,d}$ as functions of $I_{\rm F,R}$ or $V_{\rm P}-V_{\rm S,D}$ remain valid, provided n is replaced by $n_{\rm q}$ . The specific conductance used for normalization becomes $$G_{\text{spec}} = 2n_{\text{q}}\beta U_{\text{T}}.\tag{8.75}$$ Now, since by definition (8.60) the slope of $V_G(V_P)$ is $n_v$ , the gate transconductance is given by $$G_{\rm m} = \frac{G_{\rm ms} - G_{\rm md}}{n_{\rm v}},$$ (8.76) instead of (5.9). It can be pointed out that, since polydepletion reduces $n_q$ , it reduces $G_{ms,d}$ (except in weak inversion at a fixed current). Since it increases $n_v$ , $G_m$ is further reduced proportionally. The effect of polydepletion can be combined with that of mobility reduction by simply applying relations (8.73) to (8.76) in the analysis of Section 8.2. # 8.4.7 Strong Inversion Approximation According to (3.50) and (8.73), the mobile charge in strong inversion can be approximated by $$-\frac{Q_{\rm i}}{C_{\rm ox}} = n_{\rm q}(V_{\rm P} - V). \tag{8.77}$$ This approximation is illustrated in Figure 8.21. Assuming constant mobility (no mobility reduction), the forward and reverse components of drain current as well as the various transconductances are also shown on the curve. As discussed in Section 3.6.3, the surface potential can be assumed to be independent of the gate voltage and equal to $\Psi_0 + V$ . The (equilibrium) threshold voltage $V_{T0}$ was defined as the value of the gate voltage for which the mobile charge density is zero at equilibrium (V = 0). Hence, according to (8.77), $$V_{\rm T0} = V_{\rm G}(V_{\rm P} = V = 0).$$ (8.78) Now, since $V_P = \Psi_P - \Psi_0$ (3.66), then $$V_{\rm T0} = V_{\rm G}(\Psi_{\rm P} = \Psi_0) \tag{8.79}$$ or, from (8.61), $$V_{\rm T0} = \Phi_{\rm ms} - \frac{Q_{\rm fc}}{C_{\rm ox}} + \Psi_0 + \Gamma_{\rm b}\sqrt{\Psi_0} \pm \frac{1}{\Gamma_{\rm g}^2} \left(\frac{Q_{\rm fc}}{C_{\rm ox}} - \Gamma_{\rm b}\sqrt{\Psi_0}\right)^2, \tag{8.80}$$ with the condition that the term in parentheses must be positive for an N-type gate and negative for a P-type gate. Otherwise no polydepletion occurs, corresponding to an infinite value of $\Gamma_g$ . The threshold $V_{T0}$ can also be found in Figure 8.18 as the value of $V_G$ for $\Psi_P = \Psi_0$ . As we can see, $V_{T0}$ is always increased by polydepletion in an N-type gate. For a P-type gate, it might be decreased, but only with very large positive values of fixed charge $Q_{fc}$ . Figure 8.21 Effect of polydepletion on strong inversion approximation According to (8.60), $n_v$ is the slope of $V_G(V_P)$ . Furthermore, $V_{T0} = V_G(V_P = 0)$ as expressed by (8.78). Therefore, the pinch-off voltage can be approximated by $$V_{\rm P} = \frac{V_{\rm G} - V_{\rm T0}}{n_{\rm v}}.$$ (8.81) This approximation can be used to obtain $V_P = \Psi_P - \Psi_0$ , instead of (8.67), which was anyhow valid only for $Q_{\rm fc} = 0$ . Introducing (8.81) into (8.77) provides a simple expression of $Q_i(V_G, V)$ : $$-\frac{Q_{\rm i}}{C_{\rm ox}} = n_{\rm q} \left( \frac{V_{\rm G} - V_{\rm T0}}{n_{\rm v}} - V \right). \tag{8.82}$$ Hence, a variation $\Delta V_{\rm G}$ of gate voltage results in a vertical shift $\frac{n_{\rm q}}{n_{\rm v}} \Delta V_{\rm G} < \Delta V_{\rm G}$ of $Q_{\rm i}/C_{\rm ox}(V)$ as depicted in Figure 8.21. This explains the value of gate transconductance in linear mode $$G_{\rm m} = \frac{n_{\rm q}}{n_{\rm v}} \beta (V_{\rm D} - V_{\rm S}).$$ (8.83) # 8.5 BAND GAP WIDENING ## 8.5.1 Introduction In modern deep submicron processes, the oxide thickness is reduced to very small values, whereas the gate voltage is not reduced proportionally. The electric field at the silicon surface is therefore increased, and confined states originating from a quantum treatment can no longer be ignored. As a consequence, the highest allowed energy level for holes is slightly below the top of the valence band by an amount $q \Delta \Psi_{V}$ , and the lowest allowed energy level for electrons is slightly above the bottom of the conduction band by an amount $q \Delta \Psi_c$ . With this band gap widening effect, expression (3.5) of the concentration of electrons must be modified to [47,108] $$n_{\rm p} = n_{\rm i} \exp \frac{\Psi - \Phi_{\rm F} - V - \Delta \Psi_{\rm c}}{U_{\rm T}}.$$ (8.84) In inversion, it can be assumed that $\Delta\Psi_c$ is primarily a function of the effective vertical field at the silicon-oxide interface. Since this field is proportional to the charge in the silicon, $\Delta \Psi_c$ can be expressed as [47] $$\Delta \Psi_{\rm c} = A_{\rm qm} (-Q_{\rm b} - \eta Q_{\rm i})^{2/3}. \tag{8.85}$$ The physical constant $A_{om}$ is given by $$A_{\rm qm} = \left(\frac{1}{2m^*q}\right)^{1/3} \left(\frac{9}{16} \frac{h}{\epsilon_{\rm si}}\right)^{2/3} = 3.53 \frac{\rm Vm^{4/3}}{\rm A^{2/3} s^{2/3}},\tag{8.86}$$ where h is the Planck's constant and $m^*$ is the effective mass of the electron (equal to 98% of its free mass for <100> substrate orientation). The constant $\eta$ accounts for the effective value of the surface field. Its value is typically 3/4, but it can be used as a fitting parameter. For a uniformly doped substrate, the depletion charge linearized around its value at $\Psi_s = \Psi_P$ is given by (3.54) and is not affected by possible polydepletion. It can further be related to the inverted charge by means of (3.39) (with $n = n_q$ to account for polydepletion), resulting in $$Q_{\rm b} = -\Gamma_{\rm b}C_{\rm ox}\sqrt{\Psi_{\rm P}} - \frac{n-1}{n_{\rm q}}Q_{\rm i},$$ (8.87) where n is given by (3.34) and $n_q$ is given by (8.70). Introducing this expression of $Q_b(Q_i)$ into (8.85) gives $$\Delta \Psi_{\rm c} = A_{\rm qm} \left[ \Gamma_{\rm b} C_{\rm ox} \sqrt{\Psi_{\rm P}} + \left( \frac{1-n}{n_{\rm q}} + \eta \right) (-Q_{\rm i}) \right]^{2/3}, \tag{8.88}$$ or, with the normalized variables defined by (3.41), (3.43), and (8.73), $$\delta\psi_{c} = \frac{A_{qm}C_{ox}^{2/3}}{U_{T}^{1/3}} \left[ \gamma_{b} \sqrt{\psi_{p}} + (1 - n + \eta n_{q}) 2q_{i} \right]^{2/3}, \tag{8.89}$$ which is plotted in Figure 8.22 for several values of the pinch-off potential, $\eta = 3/4$ , and $n_q = n = n_w$ given by (3.68). As given by (8.88), $\Delta \Psi_c$ is a nonlinear function of both $\Psi_P$ and $Q_i$ . It can be linearized with respect to $Q_i$ around $Q_i = 0$ , giving $$\Delta \Psi_{c} = \underbrace{A_{qm} \left( \Gamma_{b} C_{ox} \sqrt{\Psi_{P}} \right)^{2/3}}_{\Delta \Psi_{cP}} + \underbrace{\frac{2}{3} A_{qm} C_{ox} (\eta n_{q} + 1 - n) \left( \Gamma_{b} C_{ox} \sqrt{\Psi_{P}} \right)^{-1/3}}_{\delta_{m}} \frac{-Q_{i}}{n_{q} C_{ox}}, \tag{8.90}$$ **Figure 8.22** Dependency of band gap widening $\Delta \psi_c$ on inverted charge $q_i$ ; linear approximation in dotted line or simply $$\Delta \Psi_{\rm c} = \Delta \Psi_{\rm cP} + \delta_{\rm qm} \frac{-Q_{\rm i}}{n_{\rm g} C_{\rm ox}}.$$ (8.91) The comparison with (8.89) in Figure 8.22 shows that this linearization is an acceptable approximation. # 8.5.2 Extension of the General Charge-Voltage Expression According to (8.84), the effect of band gap widening on the electron concentration is corrected for by adding $\delta \Psi_c$ to the channel voltage V. With the charge sheet approximation, the same correction can be introduced in expression (3.38) of $Q_i(\Psi_s)$ , where the contribution of holes is neglected, and in equation (3.40) resulting from the linearization around $\Psi_s = \Psi_P$ . Replacing n by $n_q$ to also account for polydepletion, the latter can hence be rewritten as $$\frac{\Psi_{P} - 2\Phi_{F} - V}{U_{T}} = 2 \frac{-Q_{i}(1 + \delta_{qm})}{2n_{q}U_{T}C_{ox}} + \ln \frac{-Q_{i}(1 + \delta_{qm})}{2n_{q}U_{T}C_{ox}} + \frac{\Delta\Psi_{cP}}{U_{T}} + \ln \left[ \frac{2n_{q}\sqrt{U_{T}}}{\Gamma_{b}(1 + \delta_{qm})} \left( \frac{-Q_{i}}{C_{ox}\Gamma_{b}\sqrt{U_{T}}} + 2\sqrt{\frac{\Psi_{P}}{U_{T}}} + \frac{Q_{i}}{n_{q}C_{ox}U_{T}} \right) \right].$$ (8.92) To obtain this form, $(1 + \delta_{qm})$ has been introduced in the numerator of the first logarithmic term and in the denominator of the second logarithmic term for compensation. The normalized charge $q_i$ defined by (3.41) can then be introduced, with an extended definition of the specific charge $$Q_{\text{spec}} = -2n_{\text{q}}U_{\text{T}}C_{\text{ox}}/(1+\delta_{\text{qm}}),$$ (8.93) which reduces to (8.73) if band gap widening is negligible [and to (3.42) if polydepletion is also negligible]. Equation (8.92) then becomes $$\psi_{p} - 2\phi_{f} - v = 2q_{i} + \ln q_{i} + \ln \left[ \frac{2n_{q}}{\gamma_{b}(1 + \delta_{qm})} \left( \frac{2n_{q}q_{i}}{\gamma_{b}(1 + \delta_{qm})} + 2\sqrt{\psi_{p} - \frac{2q_{i}}{(1 + \delta_{qm})}} \right) \right] + \delta\psi_{cp}.$$ (8.94) It has been shown in Figure 3.10 that the second logarithmic term is practically independent of $q_i$ . The terms in $q_i$ can therefore be neglected, providing the simplified result $$2q_{i} + \ln q_{i} + \underbrace{\ln \left(\frac{4n_{q}}{\gamma_{b}}\sqrt{\psi_{p}}\right) + \delta\psi_{cp} - \ln(1 + \delta_{qm})}_{} = \psi_{p} - 2\phi_{f} - v, \tag{8.95}$$ which is identical to (3.45) with an expression of voltage shift $v_{\rm sh}$ extended to include the effect of band gap broadening. The general charge–voltage expression (3.48) does therefore include quantum effects, provided specific charge $Q_{\rm spec}$ (that is used to normalize mobile inverted charge $Q_{\rm i}$ ) is extended to (8.93), and $v_{\rm sh}$ [that relates pinch-off voltage $v_{\rm p}$ to pinch-off potential $\psi_{\rm p}$ according to (3.47)] is extended to $$v_{\rm sh} = \ln\left(\frac{4n_{\rm q}}{\gamma_{\rm b}}\sqrt{\psi_{\rm p}}\right) + \delta\psi_{\rm cp} - \ln\left(1 + \delta_{\rm qm}\right). \tag{8.96}$$ The correction term $\delta_{qm}$ is given by (8.90), and can be expressed by introducing definition (3.30) of the substrate modulation factor $\Gamma_b$ : $$\delta_{\rm qm} = \frac{2}{3} A_{\rm qm} C_{\rm ox} (\eta n_{\rm q} + 1 - n) (2q \epsilon_{\rm si} N_{\rm b} \Psi_{\rm P})^{-1/6}. \tag{8.97}$$ For a fixed doping concentration $N_b$ , $\delta_{\rm qm}$ is approximately proportional to $C_{\rm ox}$ . Even though $N_b$ is also increased while scaling-down the process features, the dependency on $C_{\rm ox}$ dominates. Expression (8.97) is plotted in Figure 8.23 as a function of $\Psi_{\rm P}$ for $n_{\rm q}=n=n_{\rm w}$ (no polydepletion, evaluation of n at pinch-off) and for several combinations of values of $N_b$ and $C_{\rm ox}$ . As can be seen, $\delta_{\rm qm}$ is a very weak function of $\psi_{\rm p}$ . It can therefore be considered constant and evaluated at a particular value of $\Psi_{\rm P}$ ; for example, $\Psi_{\rm P}=2\Phi_{\rm F}$ . It is also a very weak function of $N_{\rm b}$ . Indeed, for the whole set of values considered in Figure 8.23 and for $\Psi_{\rm P}>0.7$ V, $$\frac{\delta_{\rm qm}}{C_{\rm ox}} = 10 \text{ to } 20 \,\text{m}^2/\text{F} = 10^{-2} \text{ to } 2 \times 10^{-2} \,\mu\text{m}^2/\text{fF}. \tag{8.98}$$ For a given value of $V_P - V$ , the inverted charge $Q_i$ is reduced since $Q_{\rm spec}$ is reduced according to (8.93). Even for a very large value of $C_{\rm ox}$ , $\delta_{\rm qm}$ remains smaller than unity and can therefore be neglected in (8.96). Hence, the increase $\Delta V_{\rm sh}$ of $V_{\rm sh}$ due to band gap widening is reduced to **Figure 8.23** Correction term $\delta_{\rm om}$ according to (8.97) **Figure 8.24** Contribution of band gap widening to voltage shift $V_{\rm sh}$ $\Delta\Psi_{cP}$ defined in (8.90). Introducing definition (3.30) of $\Gamma_b$ , it can be expressed as $$\Delta V_{\rm sh} \cong \Delta \Psi_{\rm cP} = A_{\rm om} \left( 2q \epsilon_{\rm si} N_{\rm b} \Psi_{\rm P} \right)^{1/3}, \tag{8.99}$$ which is *independent of* $C_{ox}$ and depends only on the doping concentration $N_b$ and the pinch-off potential $\Psi_P$ . It is represented in Figure 8.24 for various values of $N_b$ . It can be noticed that it still has a nonnegligible value even for the very low doping concentration $N_b = 10^{15}$ cm<sup>-3</sup>. Using nonnormalized variables, (8.96) then becomes $$V_{\rm sh} = U_{\rm T} \ln \left( \frac{4n_{\rm q}}{\Gamma_{\rm b}} \sqrt{\Psi_{\rm P}} \right) + \Delta V_{\rm sh}. \tag{8.100}$$ Although this increase of $V_{\rm sh}$ is proportional to $(\Psi_{\rm P})^{1/3}$ , it may again be considered as a constant evaluated at some value of $\Psi_{\rm P}$ , for example $2\Phi_{\rm F}$ . The effect of band gap widening is to increase the voltage shift $V_{\rm sh}$ , thereby increasing $\Psi_{\rm P}-V_{\rm P}$ and $\Psi_0$ according to (3.66). Hence the threshold $V_{\rm T0}$ defined by (3.58) is *increased*, and the pinch-off voltage $V_{\rm P}$ is *decreased* at constant $\Psi_{\rm P}$ (or constant $V_{\rm G}$ ). # 8.5.3 Extension of the General Current-Voltage Expression Due to quantum effects, the electric field experienced by the mobile carriers in the channel is no longer $-d\Psi_s/dx$ but $$E_x = -\frac{\mathrm{d}(\Psi_\mathrm{s} - \Delta\Psi_\mathrm{c})}{\mathrm{d}x}.\tag{8.101}$$ Expression (4.2) of the drain current must therefore be modified to $$I_{\rm D} = \mu W \left( \underbrace{-Q_{\rm i} \frac{\mathrm{d}(\Psi_{\rm s} - \Delta \Psi_{\rm c})}{\mathrm{d}x}}_{\text{drift}} + \underbrace{U_{\rm T} \frac{\mathrm{d}Q_{\rm i}}{\mathrm{d}x}}_{\text{diffusion}} \right). \tag{8.102}$$ However, according to (8.84), the same correction must be included in the density of inverted charge, so that (4.4) becomes $$\frac{\mathrm{d}Q_{\mathrm{i}}}{\mathrm{d}x} = \frac{Q_{\mathrm{i}}}{U_{\mathrm{T}}} \left( \frac{\mathrm{d}(\Psi_{\mathrm{s}} - \Delta\Psi_{\mathrm{c}})}{\mathrm{d}x} - \frac{\mathrm{d}V}{\mathrm{d}x} \right),\tag{8.103}$$ which when introduced in (8.102) gives exactly (4.5). Hence, all the results derived in Chapter 4 remain valid, provided the value of $V_{\rm sh}$ used in expression (3.66) of $\Psi_0$ is increased by $\Delta V_{\rm sh}$ given by (8.99) [increasing thereby the value of $V_{\rm T0}$ according to (3.58)], and the expression of the specific current defined by (4.14) is extended with that of the specific charge (8.93), giving $$I_{\text{spec}} = \mu U_{\text{T}} \frac{W}{L} (-Q_{\text{spec}}) = \frac{2n_{\text{q}}\mu C_{\text{ox}}}{1 + \delta_{\text{om}}} \frac{W}{L} U_{\text{T}}^2,$$ (8.104) which reduces to (8.74) if band gap widening is negligible [and to (4.14) if polydepletion is also negligible]. The same is true for all other results derived so far. ## **8.6 GATE LEAKAGE CURRENT** Silicon dioxide used to isolate the gate electrode from the channel is an excellent dielectric material. Due to its large band gap, its intrinsic leakage current is negligible as long as its thickness $t_{ox}$ is larger than 3 nm and the voltage $V_{ox}$ across it does not exceed a few volts. Increasing $V_{\text{ox}}$ may result in field-induced (Fowler–Nordheim) tunneling of carriers [109], even with larger values of $t_{\text{ox}}$ . This "high-voltage" leakage current is exploited to charge or discharge an isolated gate in EPROM [110] and E<sup>2</sup>PROM [111] nonvolatile memories. Now, when $t_{ox}$ is reduced below 3 nm in aggressively scaled-down processes, a gate leakage current starts to appear even at low $V_{ox}$ , as the result of direct tunneling of carriers through the oxide. For an N-channel transistor operated in inversion ( $\Psi_s > 0$ ), this intrinsic gate current consists of electrons tunneling from the inversion layer to the gate (holes for a P-channel transistor). The resulting current density can be expressed as [112,113] $$J_{\rm G} = \frac{K_{\rm G}}{\epsilon_{\rm ox}} \frac{V_{\rm ox}}{t_{\rm ox}} (-Q_{\rm i}) P_{\rm tun}. \tag{8.105}$$ Practical values for constant $K_G$ are [113] $3 \times 10^{-5} \text{A/V}^2$ for electrons and $4 \times 10^{-5} \text{ A/V}^2$ for holes, and $P_{\text{tun}}$ is the tunneling probability. A suitable formulation of this probability, which covers both direct and Fowler–Nordheim tunneling, is given by [113] $$P_{\text{tun}} = \begin{cases} \exp\left(-\frac{E_{\text{B}}t_{\text{ox}}}{V_{\text{ox}}}\left[1 - \left(1 - \frac{V_{\text{ox}}}{X_{\text{B}}}\right)^{3/2}\right]\right) \text{ for } V_{\text{ox}} \leq X_{\text{B}} \text{ (direct)} \\ \exp\left(-\frac{E_{\text{B}}t_{\text{ox}}}{V_{\text{ox}}}\right) \text{ for } V_{\text{ox}} \geq X_{\text{B}} \text{ (Fowler-Nordheim)}. \end{cases}$$ (8.106) **Figure 8.25** Tunneling probability for $t_{ox} = 2 \text{ nm}$ where $X_{\rm B}$ is the oxide-channel voltage barrier and $E_{\rm B}$ is a characteristic electric field. Their values for electrons and holes are given in Figure 8.25, which shows the corresponding plots of (8.106) for $t_{\rm ox}=2$ nm. As can be seen, the probability of direct tunneling is a strong function of $V_{\rm ox}$ . Its dependency on $t_{\rm ox}$ is even stronger, as illustrated in Figure 8.26 for two values of $V_{\rm ox}$ . Indeed, for small values of $V_{\rm ox}$ , $P_{\rm tun}$ increases by about 12 orders of magnitude when $t_{\rm ox}$ is reduced from 3 nm to 1 nm. Using normalized variables $q_i = Q_i/Q_{\rm spec}$ , $v_{\rm ox} = V_{\rm ox}/U_{\rm T}$ , and $\xi = x/L$ , the gate current is obtained by integrating (8.105) along the channel: $$I_{\rm G} = I_{\rm G0} \int_0^1 q_{\rm i} v_{\rm ox} P_{\rm tun}(v_{\rm ox}) \,\mathrm{d}\xi, \tag{8.107}$$ with $$I_{\rm G0} = \frac{2n_{\rm q}K_{\rm G}U_{\rm T}^2WL}{t_{\rm ox}^2}.$$ (8.108) Since the very thin oxide is always associated with large substrate concentration, polysilicon depletion must be taken into account and $n_q$ is the charge slope factor given by (8.69) or (8.70). The voltage across the oxide can be obtained directly from (3.19) with $Q_{\rm si} = Q_{\rm b} + Q_{\rm i}$ : $$V_{\rm ox} = E_{\rm ox} t_{\rm ox} = -\frac{Q_{\rm b} + Q_{\rm i} + Q_{\rm fc}}{C_{\rm ox}}.$$ (8.109) **Figure 8.26** Probability of direct tunneling as a function of $t_{ox}$ After normalization of $Q_i$ and $Q_{fc}$ to $Q_{spec}$ given by (8.73) and introduction of expression (3.29) of $Q_b$ , we obtain $$v_{\rm ox} = 2n_{\rm q}(q_{\rm i} + q_{\rm fc}) + \gamma_{\rm b}\sqrt{\psi_{\rm s}},$$ (8.110) where voltages are normalized according to (3.43). Now, with the charge–potential linearization introduced in Section 3.6, and using (3.66) and (3.48), $$\psi_{s} = \psi_{p} - 2q_{i} = \psi_{0} + v_{p} - 2q_{i} = \psi_{0} + v + \ln q_{i}, \tag{8.111}$$ which when introduced in (8.110) finally yields $$v_{\text{ox}} = 2n_{\text{q}}(q_{\text{i}} + q_{\text{fc}}) + \gamma_{\text{b}}\sqrt{\psi_0 + v + \ln q_{\text{i}}}.$$ (8.112) The argument of integral (8.107) is a complicated function of $q_i$ , which is itself a function of $\xi$ in the general case, and no analytic solution can be found. For the particular case of $v = v_s = v_d$ (equipotential channel), the situation is much simpler since all three terms inside the integral are constant and the integral is just their product: $$\frac{I_{\rm G}}{I_{\rm G0}} = q_{\rm i} v_{\rm ox} P_{\rm tun}(v_{\rm ox}) \quad \text{(for equipotential channel)}. \tag{8.113}$$ We shall assume that the gate current remains sufficiently small to have no effect on the potential. Using $q_i$ as a parameter, this product can be calculated to obtain $I_G(q_i)$ , whereas $(v_p - v)(q_i)$ is given by (3.48). An example of the resulting plot of $I_G(v_p - v)$ is represented in Figure 8.27 **Figure 8.27** Gate leakage current for an equipotential channel ( $v = v_s = v_d$ ); the corresponding variation of forward current $I_F$ is also shown for comparison **Figure 8.28** Variation with oxide thickness of the relative gate current at IC = 1 (equipotential channel) for two values of (equipotential) channel voltage v. As can be seen, $I_G(v_p - v)$ is slightly dependent of the value of v, due to the presence of v in (8.112). For comparison, the forward current, $I_F(v_p - v)$ , has been calculated from parameter $q_i$ , using (4.19) and (8.74). It is also represented in Figure 8.27 after division by $10^7$ to fit in the same scale. As can be seen, the gate current is approximately proportional to $I_F$ in weak inversion, but it increases faster in strong inversion. Due to the very steep function $P_{\text{tun}}(t_{\text{ox}})$ , $I_{\text{G}}/I_{\text{F}}$ is very strongly dependent on $t_{\text{ox}}$ . In Figure 8.28 the variation of this ratio is represented for $I_{\text{F}} = I_{\text{spec}}$ (inversion coefficient IC = 1), for which $q_{\text{i}} = (\sqrt{5} - 1)/2$ according to (4.24). The ratio $I_{\text{G}}/I_{\text{F}}$ for a given value of inversion coefficient does not depend on the channel width, but it increases with the square of the channel length (since $I_{\text{G}} \propto L$ and $I_{\text{F}} \propto 1/L$ ). In weak inversion, $q_i \ll 1$ and $\psi_s = \psi_p = \psi_0 + v_p$ . Equation (8.110) then becomes $$v_{\text{ox}} = 2n_{\text{q}}q_{\text{fc}} + \gamma_{\text{b}}\sqrt{\psi_0 + v_{\text{p}}}.$$ (8.114) Hence $v_{\rm ox}$ and $P_{\rm tun}$ are constant along the channel even if v is not constant ( $v_{\rm d} \neq v_{\rm s}$ ). In this case, the gate current is obtained by replacing $q_{\rm i}$ in (8.113) by its average value $\overline{q_{\rm i}}$ . Since in weak inversion $i_{\rm d} = -{\rm d}q_{\rm i}/{\rm d}\xi$ according to (4.21), $q_{\rm i}$ changes with a constant slope between its values $q_{\rm s}$ at the source and $q_{\rm d}$ at the drain (as long as the gate current remains a small perturbation, $I_{\rm G} \ll I_{\rm F}$ ), as illustrated in Figure 8.29. Thus, using (3.49), the average charge density can be expressed as $$\overline{q_i} = \frac{e^{\nu_p}}{2} (e^{-\nu_s} + e^{-\nu_d}).$$ (8.115) Figure 8.29 Weak inversion: profile of mobile charge and source-drain repartition of local gate current The gate current in weak inversion is obtained by introducing (8.114), (8.115), and (8.106) into (8.113). The result for $v_d = v_s = v$ is also plotted in Figure 8.27. In saturation ( $v_d \gg v_s$ ), the gate current would be divided by 2. Since in weak inversion $V_{\rm ox}$ is constant, the local density of gate current $J_{\rm G}(\xi)$ injected in the channel is simply proportional to $q_{\rm i}$ . Now, the two parts of the channel may be considered as separate transistors with normalized channel lengths $\xi$ and $1-\xi$ . According to the concept of pseudo-resistor introduced in Section 4.5.4, the elementary local contribution $J_{\rm G}(\xi)\,\mathrm{d}\xi$ of gate current splits proportionally to the inverse of the channel lengths (assuming constant width), as indicated in Figure 8.29. Hence the fraction of gate current flowing to the source is given by $$\frac{I_{GS}}{I_{G}} = \frac{\int_{0}^{1} [q_{s}(1-\xi) + q_{d}\xi](1-\xi) d\xi}{(q_{s} + q_{d})/2} = \frac{2q_{s} + q_{d}}{3(q_{s} + q_{d})},$$ (8.116) or, by introducing (3.49) to express the charge densities from the corresponding voltages: $$\frac{I_{\text{GS}}}{I_{\text{G}}} = 1 - \frac{I_{\text{GD}}}{I_{\text{G}}} = \frac{1 + 2 \exp(v_{\text{d}} - v_{\text{s}})}{3[1 + \exp(v_{\text{d}} - v_{\text{s}})]}.$$ (8.117) This result is plotted in Figure 8.30. The gate current splits evenly to source and drain for $v_d = v_s$ to reach ratios 2/3 and 1/3 in saturation. As was pointed out before, the calculation of the gate current in moderate and strong inversion is much more complicated for $v_{\rm d} \neq v_{\rm s}$ because $v_{\rm ox}$ and $P_{\rm tun}$ are then variable along the channel. No exact analytical solution can be found, but approximations show that the overall gate current $I_{\rm G}$ does not change much with $v_{\rm d}$ [113]. Its source–drain repartition saturates for $v_{\rm d} > v_{\rm p}$ to a value of $I_{\rm GS}/I_{\rm G}$ that increases with $v_{\rm p}$ . Since the gate current depends on the pinch-off voltage, it creates a dc gate conductance $$G_{\rm g} = \frac{1}{n_{\rm v}} \frac{{\rm d}I_{\rm G}}{{\rm d}V_{\rm P}},$$ (8.118) which is split into a gate-to-source conductance $G_{\rm gs}$ and a gate-to-drain conductance $G_{\rm gd}$ proportionally to the splitting of current. We have seen that, in weak inversion, the gate current is approximately proportional to the drain current; hence, $G_{\rm g} \cong I_{\rm G}/(nU_{\rm T})$ . In strong inversion $G_{\rm g}/I_{\rm G}$ decreases, but not as fast as the gate transconductance. Figure 8.30 Source-drain repartition of gate current in weak inversion #### 166 NONIDEAL EFFECTS RELATED TO THE VERTICAL DIMENSION The gate current also exhibits shot noise of spectral density $2qI_{\rm G}$ [114]. Its contribution may dominate at low frequencies, when the gate noise induced from the channel becomes negligible. In addition to the gate to channel current discussed above, tunneling also produces a current in the small areas where the gate overlaps the source and drain diffusions. This component of gate leakage may dominate for short channel lengths or for large drain voltages [112, 113]. # 9 Short-Channel Effects In the previous chapters, the channel was assumed to be long, allowing for a one-dimensional analysis using the gradual channel approximation. This chapter is devoted to the effects appearing when reducing the length of the transistor to dimensions that get close to the depletion width. In such a situation, the one-dimensional approach is no longer valid and a two-dimensional analysis is required. Furthermore, since the terminal voltages are not scaled-down proportionally to the device length reduction, the longitudinal electric field increases beyond a certain critical field above which the carrier velocity starts to saturate. This velocity saturation (VS) effect is presented in Section 9.1 using different velocity-field relations. Another short-channel effect that strongly limits the performance (particularly the voltage gain) of analog circuits is the channel length modulation (CLM) described in Section 9.2. When the device length gets small the surface potential in the channel region is no longer defined uniquely by the vertical field, but becomes influenced by the drain (or source) voltage. This effect is called the draininduced barrier lowering (DIBL) and is presented in Section 9.3. A pseudo two-dimensional analysis is used for CLM and DIBL to derive analytical expressions for the channel length reduction and the surface potential. Short-channel effects such as VS and CLM not only impact the current, but also impact the thermal noise. A short-channel thermal noise model including the effects of VS, CLM, but also carrier heating and mobility reduction due to the vertical field is presented in Section 9.4. # 9.1 VELOCITY SATURATION An important effect that appears when the longitudinal electric field $E_x$ within the device starts to become large is the saturation of the drift velocity. The drift velocity $v_{\text{drift}}$ of electrons and holes in bulk silicon is plotted versus $E_x$ in Figure 9.1. At low longitudinal electric field, the velocity is proportional to the electric field with a proportionality factor equal to the mobility $\mu_z$ at low longitudinal field. When $E_x$ approaches the *critical field* $E_c$ , the velocity starts to saturate towards a maximum value $v_{\text{sat}}$ . The shape of the velocity-field relation in silicon is slightly different for electrons and holes. Typical values for $E_c$ and $v_{\text{sat}}$ at room temperature for electrons and holes are given in Table 9.1. The critical field $E_c$ is related to the saturated Figure 9.1 Drift velocity in silicon for electrons and holes versus electric field drift velocity and the mobility at low longitudinal field by $$E_{\rm c} \triangleq \frac{v_{\rm sat}}{\mu_z}.\tag{9.1}$$ As shown in Figure 9.2(a) and discussed in Section 8.2, the mobility at low longitudinal field $\mu_z$ actually depends on the vertical field $E_z$ . The larger the vertical field, the smaller $\mu_z$ and the larger the critical field, since $v_{\rm sat}$ is constant for a given type of silicon. More generally, any factor reducing the low longitudinal field mobility $\mu_z$ , pushes the limit of velocity saturation to higher values of the longitudinal field. Two other mobilities can be defined as illustrated in Figure 9.2(b). The *effective mobility* $\mu_{\text{eff}}$ combining the effects of reduction due to the vertical field and VS and defined as $$\mu_{\text{eff}} \triangleq \frac{v_{\text{drift}}}{|E_x|}.\tag{9.2}$$ $\mu_{\text{eff}}$ is also called the *cord mobility*, since it actually corresponds to the secant between the origin and the operating point $v(E_x)$ , as shown in Figure 9.2(b). Another mobility that will be used in Section 9.4 is the *differential mobility* defined as $$\mu_{\text{diff}} \triangleq \frac{\mathrm{d}v_{\text{drift}}}{\mathrm{d}E_x}.\tag{9.3}$$ Different velocity-field models will be considered below in order to analyze the effect of velocity saturation on the drain current and on the transconductances. **Table 9.1** Typical values of the saturated drift velocity and the critical field for bulk silicon at room temperature [67] | | $v_{ m sat}$ | $E_{\mathrm{c}}$ | | |-----------|---------------------|------------------|--| | Electrons | 10 <sup>5</sup> m/s | 1 V/μm | | | Holes | $8 \times 10^4$ m/s | 3 V/μm | | **Figure 9.2** (a) Dependence of the mobility $\mu_z$ at low longitudinal field with the vertical field $E_z$ . (b) Illustration of the different mobilities # 9.1.1 Velocity-Field Models #### 9.1.1.1 Model 1 The simplest model to describe the velocity-field dependence is to consider the velocity proportional to the longitudinal field with a constant slope up to the critical field, above which it stays constant and equal to the saturated velocity. This model is described by the piecewise linear model defined by $$v_{\text{drift}}(E_x) = \begin{cases} \mu_z |E_x| & \text{for } |E_x| < E_c \\ v_{\text{sat}} & \text{for } |E_x| \ge E_c, \end{cases}$$ (9.4) which can be normalized to the saturation value $v_{\mathrm{sat}}$ according to $$v(e) \triangleq \frac{v_{\text{drift}}}{v_{\text{sat}}} = \begin{cases} e & \text{for } e < 1\\ 1 & \text{for } e > 1, \end{cases}$$ (9.5) where e is the longitudinal electric field $E_x$ normalized to the critical field $E_c$ : $$e \triangleq \frac{|E_x|}{E_c}. (9.6)$$ The corresponding effective mobility $\mu_{\text{eff}}$ is then simply given by $$\mu_{\text{eff}}(E_x) \triangleq \frac{v_{\text{drift}}}{|E_x|} = \begin{cases} \mu_z & \text{for } E_x < E_c \\ v_{\text{sat}}/|E_x| & \text{for } E_x \ge E_c, \end{cases}$$ (9.7) or in a normalized form $$u(e) \triangleq \frac{\mu_{\text{eff}}}{\mu_z} = \begin{cases} 1 & \text{for } e < 1\\ 1/e & \text{for } e \ge 1. \end{cases}$$ (9.8) #### 170 SHORT-CHANNEL EFFECTS The main advantage of this model is obviously its simplicity, allowing to get a first understanding of the physical phenomenon. But on the other hand, it has discontinuous derivatives at e=1 that may induce a bad behavior of the model. #### 9.1.1.2 Model 2 A continuous model also accounting for the difference between the velocity-field characteristics of electrons and holes as illustrated in Figure 9.1 is defined by $$v_{\text{drift}}(E_x) = v_{\text{sat}} \frac{|E_x|/E_c}{\left[1 + \left(\frac{|E_x|}{E_c}\right)^{\alpha}\right]^{\frac{1}{\alpha}}} = \mu_z \frac{|E_x|}{\left[1 + \left(\frac{|E_x|}{E_c}\right)^{\alpha}\right]^{\frac{1}{\alpha}}},\tag{9.9}$$ where $\alpha = 2$ for electrons and $\alpha = 1$ for holes. Equation (9.9) can be written in a normalized form as $$v(e) \triangleq \frac{v_{\text{drift}}}{v_{\text{sat}}} = \frac{e}{(1 + e^{\alpha})^{\frac{1}{\alpha}}}.$$ (9.10) Note that this continuous model has been used in many compact models with the approximation that $\alpha$ is equal to unity for both holes and electrons. For the sake of simplicity, we will also make the same assumption in the following development. The effective mobility is then given by $$\mu_{\text{eff}}(E_x) \triangleq \frac{v_{\text{drift}}}{|E_x|} = \frac{\mu_z}{1 + |E_x|/E_c},\tag{9.11}$$ which can also be written in normalized form as $$u(e) \stackrel{\triangle}{=} \frac{\mu_{\text{eff}}}{\mu_7} = \frac{1}{1+e}.\tag{9.12}$$ #### 9.1.1.3 Model 3 Although the continuous velocity-field model given by (9.9) and (9.10) insures the continuity of the current and the output conductance versus the drain voltage, it requires the electric field to become infinity at the drain for the velocity and hence the current to saturate, which is not physical. Another velocity-field model that will also be used subsequently in Section 9.2 for the derivation of the CLM model is given by $$v_{\text{drift}}(E_x) = \begin{cases} v_{\text{sat}} \frac{|E_x|/E_c}{1 + |E_x|/(2E_c)} & \text{for } |E_x| < 2E_c \\ v_{\text{sat}} & \text{for } |E_x| \ge 2E_c, \end{cases}$$ (9.13) or in normalized form $$v(e) \triangleq \frac{v_{\text{drift}}}{v_{\text{sat}}} = \begin{cases} \frac{e}{1 + e/2} & \text{for } e < 2\\ 1 & \text{for } e \ge 2. \end{cases}$$ (9.14) Figure 9.3 The different velocity-field models The corresponding effective mobility-field model is then given by $$\mu_{\text{eff}}(E_x) \triangleq \frac{v_{\text{drift}}}{|E_x|} = \begin{cases} \frac{\mu_z}{1 + |E_x|/(2E_c)} & \text{for } |E_x| < 2E_c\\ \frac{v_{\text{sat}}}{|E_x|} & \text{for } |E_x| \ge 2E_c, \end{cases}$$ (9.15) or in normalized form $$u(e) \triangleq \frac{\mu_{\text{eff}}}{\mu_z} = \begin{cases} \frac{1}{1 + e/2} & \text{for } e < 2\\ \frac{1}{e} & \text{for } e \ge 2. \end{cases}$$ (9.16) This last model does not require the field to become infinity for the velocity to saturate. Actually, the velocity saturates at $E_{\rm sat} \triangleq 2E_{\rm c}$ . This allows to define a point in the channel where the field becomes equal to twice the critical field $E_{\rm c}$ and where the carrier velocity saturates. The channel can then be split into a nonvelocity saturation region on the direction from that point toward the source and a VS region on the direction from that point toward the drain where the velocity is equal to $v_{\rm sat}$ . The length of this VS region will then be used in the CLM model. The three velocity-field models presented above are plotted in Figure 9.3. Note that the approximation defined in (9.13) (corresponding to Model 3) is closer to the velocity-field model of electrons given by (9.9) with $\alpha=2$ . Also note that the shape of the velocity-field curve will strongly affect the current and output conductance versus drain voltage. All three velocity-field models will be used hereafter to evaluate the effect of velocity saturation on the profile of the inversion charge, the drain current, and the transconductances. ## 9.1.2 Effect of VS on the Drain Current In weak inversion the current is carried by diffusion only and the surface potential gradient along the channel is zero and therefore the longitudinal electric field is null. Velocity saturation | Tuble 7.2 Typical values of the 7.5 parameter 7.6 | | | | | | | |---------------------------------------------------|------|--------|---------|--------|--|--| | L | 1 μm | 0.5 μm | 0.17 μm | 0.1 μm | | | | $\lambda_c$ | 0.05 | 0.1 | 0.3 | 0.5 | | | **Table 9.2** Typical values of the VS parameter $\lambda_c$ can therefore be neglected in weak inversion. Although a complete model including both the diffusion component and drift component including the effect of velocity saturation can be derived, in the following derivation, the diffusion current is neglected for the sake of simplicity. Note that this does not introduce a significant error in strong inversion. The drift component of the drain current is proportional to the velocity and can be written as $$I_{\rm D} = W(-Q_{\rm i})v_{\rm drift} = W(-Q_{\rm i})\mu_{\rm eff}|E_x| = W(-Q_{\rm i})\mu_{\rm eff}\frac{{\rm d}\Psi_{\rm s}}{{\rm d}x},$$ (9.17) or using the normalized variables defined above $$i_{\rm d} = 2q_{\rm i} \frac{v}{\lambda_{\rm c}} = 2q_{\rm i} \frac{ue}{\lambda_{\rm c}} = uq_{\rm i} \frac{\mathrm{d}\psi_{\rm s}}{\mathrm{d}\xi},\tag{9.18}$$ where the normalized variables $i_d$ , $q_i$ , $\psi_s$ , and $\xi$ have their usual meaning. The parameter $\lambda_c$ accounts for the VS effect and depends on the transistor length L according to $$\lambda_{\rm c} \triangleq \frac{2\mu_z \, U_{\rm T}}{v_{\rm sat} L} = \frac{2U_{\rm T}}{E_{\rm c} L}.\tag{9.19}$$ Note that $\lambda_c$ tends to zero for very long-channel devices. Setting it to zero corresponds to ignore the effect of VS. Typical values of $\lambda_c$ for different channel lengths are given in Table 9.2. As discussed in Section 3.6.1 and according to (3.39), the inversion charge can be linearized with respect to $\Psi_s$ giving a relation between the surface potential gradient and the inversion charge gradient $$\frac{\mathrm{d}\Psi_{\mathrm{s}}}{\mathrm{d}x} = \frac{1}{nC_{\mathrm{ox}}} \frac{\mathrm{d}Q_{\mathrm{i}}}{\mathrm{d}x},\tag{9.20}$$ or in normalized form $$\frac{\mathrm{d}\psi_{\mathrm{s}}}{\mathrm{d}\varepsilon} = -2 \, \frac{\mathrm{d}q_{\mathrm{i}}}{\mathrm{d}\varepsilon}.\tag{9.21}$$ Replacing (9.21) into (9.18) results in $$i_{\rm d} = -2uq_{\rm i} \frac{dq_{\rm i}}{\mathrm{d}\xi}.\tag{9.22}$$ The main difference between (9.22) and the long-channel model (4.21) (in strong inversion) discussed in Section 4.4.1 is the field-dependent mobility term u which depends on the chosen velocity-field model. The inversion charge density at the drain $-Q_{iD}$ (or its normalized form $q_d$ ) plays a particular role in the presence of VS. When the drift velocity saturates right at the drain, $\nu=1$ at $\xi=1$ . The drain current cannot increase anymore and is then limited to the saturation value $i_{\rm d\,sat}$ given by (9.18) evaluated at $\xi=1$ with $\nu=1$ and $q_i=q_{\rm d\,sat}$ : $$i_{\rm d\,sat} \triangleq \frac{2}{\lambda_{\rm c}} q_{\rm d\,sat},$$ (9.23) where $q_{\rm d\,sat}$ is the value of the inversion charge density at the drain which is required to sustain the drain current when carrier velocity is saturated at the drain. The main difference compared to the long-channel situation is that the charge density at the drain does not vanish to zero as it does at the onset of saturation for long-channel devices when $v_{\rm d}=v_{\rm p}$ , but it has to be finite in order for the current to flow despite the saturated velocity. To account for this saturation of the drain charge, the normalized drain charge in strong inversion given by (3.50) has to be modified according to $$q_{\rm d} = \begin{cases} \frac{v_{\rm p} - v_{\rm d}}{2} & \text{for } v_{\rm d} < v_{\rm d\,sat} \\ q_{\rm d\,sat} & \text{for } v_{\rm d} \ge v_{\rm d\,sat}, \end{cases}$$ (9.24) where the drain saturation voltage $v_{\rm d\,sat}$ is the value of the drain voltage at which the current and the drain charge saturate. It is obtained by replacing $q_{\rm d}$ and $v_{\rm d}$ in $q_{\rm d}=(v_{\rm p}-v_{\rm d})/2$ by $q_{\rm d\,sat}$ and $v_{\rm d\,sat}$ respectively, resulting in $$v_{\rm d\,sat} = v_{\rm p} - 2q_{\rm d\,sat}.\tag{9.25}$$ Note that, due to VS, $v_{\rm d\,sat}$ is always smaller than the pinch-off voltage $v_{\rm p}$ corresponding to the saturation voltage when velocity saturation is not present. #### 9.1.2.1 Model 1 In a first step, the simple piecewise linear velocity-field model given by (9.5) will be used to derive the current. The latter is obtained by integrating (9.18) or (9.22) from source to drain, assuming that the drain voltage is sufficiently low for the longitudinal electric field to remain smaller than the critical field at any point along the channel. The carrier velocity is then not saturated along the channel and hence v = e and u = 1, resulting in $$i_{\rm d} = q_{\rm s}^2 - q_{\rm d}^2, \tag{9.26}$$ where $q_s$ is the inversion charge density taken at the source, which in strong inversion and assuming there is no velocity saturation at the source is related to the source voltage according to $$q_{\rm s} \stackrel{\triangle}{=} q_{\rm i}(\xi = 0) = \frac{v_{\rm p} - v_{\rm s}}{2},\tag{9.27}$$ and $q_d$ is the inversion charge density taken at the drain and given by (9.24). To ensure current continuity, from (9.26), the drain current in saturation can also be written as $$i_{\rm d \, sat} = q_{\rm s}^2 - q_{\rm d \, sat}^2. \tag{9.28}$$ (9.30) If there was no VS, like in the long-channel case, the drain current would saturate as soon as $q_d = 0$ which occurs when $v_d = v_p$ . When VS is present, the drain current saturates as soon as $q_d$ reaches $q_{d\,\text{sat}}$ , which occurs when $v_d$ becomes equal to $v_{d\,\text{sat}}$ . The saturation current $i_{d \, \text{sat}}$ , saturation drain charge density $q_{d \, \text{sat}}$ , and saturation voltage $v_{d \, \text{sat}}$ are depending on the source charge density $q_{\text{s}}$ . They can be expressed in terms of $q_{\text{s}}$ by solving equations (9.23), (9.28), and (9.25) for $q_{d \, \text{sat}}$ , $i_{d \, \text{sat}}$ , and $v_{d \, \text{sat}}$ , resulting in $$q_{\rm d\,sat} = \frac{1}{\lambda_{\rm c}} \left[ \sqrt{1 + (\lambda_{\rm c} q_{\rm s})^2} - 1 \right],$$ (9.29a) $$i_{\text{d sat}} = \frac{2}{\lambda_{\text{c}}} q_{\text{d sat}} = \frac{2}{\lambda_{\text{c}}^2} \left[ \sqrt{1 + (\lambda_{\text{c}} q_{\text{s}})^2} - 1 \right],$$ (9.29b) $$v_{\text{d sat}} = v_{\text{p}} - 2q_{\text{d sat}} = v_{\text{p}} - \frac{2}{\lambda_{\text{c}}} \left[ \sqrt{1 + (\lambda_{\text{c}} q_{\text{s}})^2} - 1 \right].$$ (9.29c) The drain saturation voltage is plotted versus the pinch-off voltage in Figure 9.4(a), which shows that $v_{\rm d \, sat}$ can be substantially smaller than $v_{\rm p}$ . The drain current including VS is plotted versus $v_d$ in Figure 9.4(b) together with the current which does not include the effect of VS. For $v_d < v_{d\,sat}$ , the drain current follows the current that does not include VS up to $v_{d\,sat}$ , above which it saturates to the value $i_{d\,sat}$ given by (9.29b). The output conductance obtained with this model is clearly discontinuous due to the discontinuity of the derivative of the velocity-field relation given by (9.5). A continuous model will be derived below (Model 2). The profile of the inversion charge density can be obtained by integrating (9.18) or (9.22) with u = 1 from the source to a point x along the channel. This leads to $i_d \xi = q_s^2 - q_i^2$ Figure 9.4 (a) Drain saturation voltage versus pinch-off voltage for Model 1 with $\lambda_c=0,\ 0.01,\ 0.1.$ (b) Drain current versus drain voltage for Model 1 with $\lambda_c=0.05$ **Figure 9.5** Inversion charge density versus position along the channel for Model 1; (a) for $v_p - v_s = 200$ ( $q_s = 100$ ), $v_p - v_d = 200$ , 160, 40, and $\lambda_c = 0.01$ ; (b) for $v_p - v_s = 200$ , $v_d = v_p$ and $\lambda_c = 0$ , 0.01, 0.1 which can be solved for $q_i$ , resulting in $$q_{\rm i}(\xi) = \sqrt{q_{\rm s}^2 - i_{\rm d}\xi},\tag{9.31}$$ where $i_d$ accounts for VS with $q_d$ given by (9.24). As Figure 9.5 shows, the profile of the inversion charge along the channel is affected by the VS occurring right at the drain. Indeed, the inversion charge at the drain cannot decrease down to zero, but remains clamped at $q_{\rm d \, sat}$ when $v_{\rm d}$ gets larger than $v_{\rm d \, sat}$ . The higher the product $\lambda_{\rm c} q_{\rm s}$ , the stronger the effect. Figure 9.5(a) shows the inversion charge profile for different values of $v_p - v_d$ and for $\lambda_c = 0.01$ . When $v_p - v_d = v_p - v_s = 200$ (or $v_d = v_s$ ), the lateral field is zero and the profile is not affected by VS and hence remains uniform from source to drain. When $v_{\rm d}$ increases but remains smaller than $v_{\rm d\,sat}$ (for example, the curve labeled $v_{\rm p}-v_{\rm d}=160$ in Figure 9.5(a)), the profile decreases at the drain like in the long-channel case. As soon as $v_d$ becomes larger then $v_{d sat}$ , the charge at the drain cannot decrease anymore and remains clamped to $q_{\rm d\,sat}$ . In saturation, i.e., for $v_{\rm d}>v_{\rm d\,sat}$ the actual charge at the drain is no longer set by $v_{\rm p}-v_{\rm d}$ , but by the current $i_{\rm d\,sat}$ which has to flow even though the carrier velocity is saturated close to the drain. Figure 9.5(b) shows the inversion charge profile in saturation (obtained by setting $v_{\rm d} = v_{\rm p} > v_{\rm d\,sat}$ ) for different values of $\lambda_{\rm c}$ and for a constant value of $q_{\rm s}$ . Increasing $\lambda_{\rm c}$ increases $q_{\rm d\,sat}$ which tends to $q_{\rm s}$ making the profile become almost uniform from source to drain, even though the transistor is in saturation. This situation is somehow similar to what happens when $v_d \cong v_s$ , but with the difference that the current is equal to the saturation current $i_{\rm d \, sat}$ , which depends only on $q_{\rm s}$ as stated by (9.29b). Knowing the inversion charge profile allows to also get the longitudinal electric field. Indeed, setting u = 1 in (9.18) and solving for e, we get $$e(\xi) = \frac{\lambda_{c} i_{d}}{2q_{i}} = \frac{\lambda_{c} i_{d}}{2\sqrt{q_{s}^{2} - i_{d}\xi}}.$$ (9.32) In strong VS condition, i.e., for $\lambda_c q_s \gg 1$ , the saturation current given by (9.29b) reduces to $$i_{\rm dsat} \cong \frac{2q_{\rm s}}{\lambda_{\rm c}} \cong \frac{v_{\rm p} - v_{\rm s}}{\lambda_{\rm c}},$$ (9.33) which after denormalization simplifies to $$I_{D \text{ sat}} \cong W v_{\text{sat}}(-Q_{\text{iS}}) \cong n W C_{\text{ox}} v_{\text{sat}}(V_{\text{P}} - V_{\text{S}})$$ $$\cong W C_{\text{ox}} v_{\text{sat}}(V_{\text{G}} - V_{\text{T0}} - n V_{\text{S}}).$$ (9.34) Equation (9.34) shows that when the channel is under strong VS conditions, the drain current in saturation does not depend on the channel length anymore and varies linearly instead of quadratically with respect to the overdrive voltage. This can be explained by the fact that in such condition on one hand the inversion charge becomes almost uniform along the channel from source to drain and equal to the value taken at the source and on the other hand that the carriers are moving at their maximum velocity which is constant along the channel. The charge moving from source to drain per unit time corresponding to the drain current is therefore constant and independent of the channel length L for a given W and $V_P - V_S$ . #### 9.1.2.2 Model 2 The discontinuity problem inherent to the simple piecewise linear velocity-field model of (9.4) or (9.5) can be avoided by using the continuous velocity-field model given by (9.9) or (9.10) with $\alpha = 1$ . The longitudinal field $E_x$ can be expressed in terms of the inversion charge density gradient by using (9.20) $$|E_x| = \frac{\mathrm{d}\Psi_s}{\mathrm{d}x} = \frac{1}{nC_{\mathrm{ox}}} \frac{\mathrm{d}Q_{\mathrm{i}}}{\mathrm{d}x},\tag{9.35}$$ or in a normalized form $$e \triangleq \frac{|E_x|}{E_c} = \frac{U_T}{E_c L} \frac{\mathrm{d}\psi_s}{\mathrm{d}\xi} = -\frac{2U_T}{E_c L} \frac{\mathrm{d}q_i}{\mathrm{d}\xi} = -\lambda_c \frac{\mathrm{d}q_i}{\mathrm{d}\xi}.$$ (9.36) The normalized velocity and mobility can then be written as $$\nu \triangleq \frac{v_{\text{drift}}}{v_{\text{sat}}} = \frac{-\lambda_c \frac{dq_i}{d\xi}}{1 - \lambda_c \frac{dq_i}{d\xi}},\tag{9.37a}$$ $$u \triangleq \frac{\mu_{\text{eff}}}{\mu_z} = \frac{1}{1 - \lambda_c \frac{dq_i}{d\xi}}.$$ (9.37b) Replacing $\nu$ in (9.18) by (9.37a) or equivalently u in (9.22) by (9.37b) results in $$i_{\rm d} = \frac{-2q_{\rm i}}{1 - \lambda_{\rm c} \frac{\mathrm{d}q_{\rm i}}{\mathrm{d}\xi}} \frac{\mathrm{d}q_{\rm i}}{\mathrm{d}\xi}.$$ (9.38) Rearranging (9.38) leads to $$i_{\rm d} = -\left(2q_{\rm i} - \lambda_{\rm c}i_{\rm d}\right)\frac{{\rm d}q_{\rm i}}{{\rm d}\xi}.\tag{9.39}$$ Integrating (9.39) from source (where $\xi=0$ and $q_{\rm i}=q_{\rm s}$ ) to drain (where $\xi=1$ and $q_{\rm i}=q_{\rm d}$ ) leads to $$i_{d} = -\int_{q_{s}}^{q_{d}} (2q_{i} - \lambda_{c}i_{d}) dq_{i}$$ $$= \int_{q_{d}}^{q_{s}} 2q_{i}dq_{i} - \lambda_{c}i_{d} \int_{q_{d}}^{q_{s}} dq_{i}$$ $$= q_{s}^{2} - q_{d}^{2} - \lambda_{c}i_{d}(q_{s} - q_{d}).$$ (9.40) Solving (9.40) for $i_d$ results in the current expression accounting for VS using the continuous velocity-field model (Model 2): $$i_{\rm d} = \frac{q_{\rm s}^2 - q_{\rm d}^2}{1 + \lambda_{\rm c}(q_{\rm s} - q_{\rm d})}. (9.41)$$ The drain current given by (9.41) is plotted in Figure 9.6(b) and compared to the current without any VS effect. Note that the drain charge density $q_{\rm d}$ in (9.41) should be taken equal to (9.24) to account for the saturation of $q_{\rm d}$ to $q_{\rm d\,sat}$ when $v_{\rm d} \geq v_{\rm d\,sat}$ . If $q_{\rm d}$ is taken equal to $(v_{\rm p}-v_{\rm d})/2$ instead (without accounting for the saturation), the current reaches a maximum at $v_{\rm d}=v_{\rm d\,sat}$ and then decreases as shown by the dashed line in Figure 9.6(b). Now, the current cannot actually decrease, but must saturate to $i_{\rm d\,sat}$ for $v_{\rm d} \geq v_{\rm d\,sat}$ . The charge at the drain must also saturate to $q_{\rm d}=q_{\rm d\,sat}$ for $v_{\rm d} \geq v_{\rm d\,sat}$ . Also note that at the onset of saturation, the electric field right at the drain has to tend to infinity in order for the velocity to tend to the saturation velocity $v_{\rm sat}$ . The saturation current is obtained by replacing $i_d$ and $q_d$ in (9.41) by $i_{d \, \text{sat}}$ and $q_{d \, \text{sat}}$ , respectively, resulting in Figure 9.6 (a) Drain saturation voltage versus pinch-off voltage for Model 2 with $\lambda_c = 0, 0.01, 0.1$ . (b) Drain current versus drain voltage for Model 2 with $\lambda_c = 0.05$ Equations (9.23), (9.42), and (9.25) can then be solved for $q_{d \text{ sat}}$ , $i_{d \text{ sat}}$ , and $v_{d \text{ sat}}$ , resulting in $$q_{\rm dsat} = \frac{1}{\lambda_{\rm c}} \left( 1 + \lambda_{\rm c} q_{\rm s} - \sqrt{1 + 2\lambda_{\rm c} q_{\rm s}} \right), \tag{9.43a}$$ $$i_{\rm d\,sat} = \frac{2}{\lambda_{\rm c}} q_{\rm d\,sat} = \frac{2}{\lambda_{\rm c}^2} \left( 1 + \lambda_{\rm c} q_{\rm s} - \sqrt{1 + 2\lambda_{\rm c} q_{\rm s}} \right),\tag{9.43b}$$ $$v_{\rm d\,sat} = v_{\rm p} - 2q_{\rm d\,sat} = v_{\rm p} - \frac{2}{\lambda_{\rm c}} \left( 1 + \lambda_{\rm c} q_{\rm s} - \sqrt{1 + 2\lambda_{\rm c} q_{\rm s}} \right).$$ (9.43c) The drain saturation voltage given by (9.43c) is plotted versus the pinch-off voltage in Figure 9.6(a) for two different values of $\lambda_c$ . It clearly shows the reduction of the saturation voltage with respect to the pinch-off voltage, due to VS. The profile of the inversion charge along the channel is obtained by integrating (9.39) from the source, where $q_i = q_s$ , to a point in the channel, resulting in $$i_{\rm d}\xi = \frac{q_{\rm s}^2 - q_{\rm i}^2}{1 + \lambda_{\rm c}(q_{\rm s} - q_{\rm i})}. (9.44)$$ Solving (9.44) for $q_i$ results in $$q_{\rm i}(\xi) = \frac{\lambda_{\rm c}}{2} \xi i_{\rm d} + \sqrt{\left(q_{\rm s} - \frac{\lambda_{\rm c}}{2} \xi i_{\rm d}\right)^2 - \xi i_{\rm d}},\tag{9.45}$$ where the current $i_d$ is given by (9.41). Equation (9.45) is plotted in Figure 9.7(a) for different values of $v_p - v_d$ and in saturation (i.e., for $v_d > v_{d \text{ sat}}$ ) for different values of $\lambda_c$ in Figure 9.7(b). The longitudinal electrical field is obtained by solving (9.18) and (9.12), resulting in $$e(\xi) = \frac{\lambda_{\rm c} i_{\rm d}}{2q_{\rm i}(\xi) - \lambda_{\rm c} i_{\rm d}}.$$ (9.46) **Figure 9.7** Inversion charge density versus position along the channel for Model 2: (a) for $v_p - v_s =$ 200 ( $q_s = 100$ ), $v_p - v_d = 200$ , 160, 40, and $\lambda_c = 0.01$ ; (b) for $v_p - v_s = 200$ , $v_d = v_p$ and $\lambda_c = 0.01$ 0, 0.01, 0.1 #### 9.1.2.3 Model 3 Finally, the effect on the drain current can also be evaluated for the velocity-field model given by (9.13) or its normalized form (9.14). The drain current can be derived in a similar way than for the Model 2 described above, resulting in $$i_{\rm d} = \frac{q_{\rm s}^2 - q_{\rm d}^2}{1 + \frac{\lambda_{\rm c}}{2}(q_{\rm s} - q_{\rm d})},\tag{9.47}$$ for $v_{\rm d} < v_{\rm d \, sat}$ , whereas $$i_{\rm d} = i_{\rm d\,sat} = \frac{q_{\rm s}^2 - q_{\rm d\,sat}^2}{1 + \frac{\lambda_{\rm s}}{2}(q_{\rm s} - q_{\rm d\,sat})},$$ (9.48) for $v_d \geq v_{d \text{ sat}}$ . Equations (9.23), (9.48), and (9.25) can then be solved for $q_{\rm d\,sat}$ , $i_{\rm d\,sat}$ and $v_{\rm d\,sat}$ , resulting in $$q_{\rm d \, sat} = \frac{\frac{\lambda_{\rm c}}{2} q_{\rm s}^2}{1 + \frac{\lambda_{\rm c}}{2} q_{\rm s}},\tag{9.49a}$$ $$i_{\text{d sat}} = \frac{2}{\lambda_{\text{c}}} q_{\text{d sat}} = \frac{q_{\text{s}}^2}{1 + \frac{\lambda_{\text{c}}}{2} q_{\text{s}}},$$ (9.49b) $$v_{\text{d sat}} = v_{\text{p}} - 2q_{\text{d sat}} = v_{\text{p}} - \frac{\lambda_{\text{c}} q_{\text{s}}^2}{1 + \frac{\lambda_{\text{c}}}{2} q_{\text{s}}}.$$ (9.49c) The drain saturation voltage $v_{\rm d\,sat}$ for Model 3 given by (9.49c) and the drain saturation current for Model 3 given by (9.49b) are plotted in Figures 9.8(a) and 9.8(b), respectively. The profile of the inversion charge for Model 3 is obtained in a similar way than for Model 2, resulting in $$q_{\rm i}(\xi) = \frac{\lambda_{\rm c}}{4} \xi i_{\rm d} + \sqrt{\left(q_{\rm s} - \frac{\lambda_{\rm c}}{4} \xi i_{\rm d}\right)^2 - \xi i_{\rm d}},\tag{9.50}$$ **Figure 9.8** (a) Drain saturation voltage versus pinch-off voltage for Model 3 with $\lambda_c = 0, 0.01, 0.1$ . (b) Drain current versus drain voltage for Model 3 with $\lambda_c = 0.05$ **Figure 9.9** Inversion charge density versus position along the channel for Model 3: (a) for $v_p - v_s = 200$ ( $q_s = 100$ ), $v_p - v_d = 200$ , 160, 40, and $\lambda_c = 0.01$ ; (b) for $v_p - v_s = 200$ , $v_d = v_p$ and $\lambda_c = 0$ , 0.01, 0.1 where $i_d$ is given by (9.47). The inversion charge profile for Model 3 given by (9.50) is plotted in Figure 9.9. The longitudinal electrical field is obtained by solving (9.18) and (9.16), resulting in $$e(\xi) = \frac{2\lambda_{c}i_{d}}{4q_{i}(\xi) - \lambda_{c}i_{d}}.$$ (9.51) # 9.1.2.4 Model comparison The drain saturation voltages for the three different velocity-field models are plotted versus the pinch-off voltage in Figure 9.10(a). The piecewise linear model (Model 1) predicts the smallest saturation voltage, the continuous model (Model 2) the highest, and the third model is in between. The drain currents using the three different velocity-field models are plotted in Figure 9.10(b). The piecewise linear model (Model 1) gives the highest saturation current, the continuous model (Model 2) gives the smallest, whereas the third model again lies in between. Again note that the CLM effect has not been accounted for and hence the currents remain constant in saturation. The CLM effect will be analyzed in Section 9.2. The inversion charge profiles in saturation for the three different models are plotted in Figure 9.11(a). The three models look very similar, starting at $q_s = 100$ on the source and decreasing to the value of $q_{\rm dsaf}$ at the drain. Finally, the longitudinal normalized electric field profiles in saturation are plotted for the three velocity-field models in Figure 9.11(b). For Model 1, the field reaches the critical field right at the drain. For Model 2, the field becomes infinity at the drain in order for the velocity to saturate. Finally, for Model 3, the field reaches twice the critical field at the drain, which for this model is the value at which the velocity saturates. Figure 9.10 Comparison of the drain saturation voltages and of the drain saturation currents for the three velocity-field models for $\lambda_c=0.05$ **Figure 9.11** Comparison of the inversion charge and longitudinal field profile in saturation for the three velocity-field models # 9.1.3 Effect of VS on the Transconductances The transconductances are defined by (5.2). The normalized transconductances can be written as $$g_{\text{ms}} \triangleq \frac{G_{\text{ms}}}{G_{\text{spec}}} = -\frac{\partial i_{\text{d}}}{\partial v_{\text{s}}} = -\frac{\partial i_{\text{d}}}{\partial q_{\text{s}}} \frac{\partial q_{\text{s}}}{\partial v_{\text{s}}}, \tag{9.52a}$$ $$g_{\text{md}} \triangleq \frac{G_{\text{md}}}{G_{\text{spec}}} = \frac{\partial i_{\text{d}}}{\partial v_{\text{d}}} = -\frac{\partial i_{\text{d}}}{\partial q_{\text{d}}} \frac{\partial q_{\text{d}}}{\partial v_{\text{d}}}, \tag{9.52b}$$ $$g_{\text{m}} \triangleq \frac{G_{\text{m}}}{G_{\text{spec}}} = \frac{\partial i_{\text{d}}}{\partial v_{\text{g}}} = \frac{\partial i_{\text{d}}}{\partial v_{\text{p}}} \frac{\partial v_{\text{p}}}{\partial v_{\text{g}}} = \frac{1}{n} \frac{\partial i_{\text{d}}}{\partial v_{\text{p}}}$$ $$= \frac{1}{n} \left( \frac{\partial i_{\text{d}}}{\partial q_{\text{d}}} \frac{\partial q_{\text{s}}}{\partial v_{\text{p}}} + \frac{\partial i_{\text{d}}}{\partial q_{\text{d}}} \frac{\partial q_{\text{d}}}{\partial v_{\text{p}}} \right), \tag{9.52c}$$ where $G_{\rm spec}$ is defined as $$G_{\text{spec}} \triangleq \frac{I_{\text{spec}}}{U_{\text{T}}}.$$ (9.53) From (9.27) and (9.24), below saturation the partial derivatives of $q_s$ and $q_d$ with respect to $v_s$ and $v_d$ respectively are given by $$\frac{\partial q_{\rm s}}{\partial v_{\rm s}} = -\frac{1}{2},\tag{9.54a}$$ $$\frac{\partial q_{\rm d}}{\partial v_{\rm d}} = -\frac{1}{2},\tag{9.54b}$$ and therefore the normalized transconductances in strong inversion are simply given by $$g_{\rm ms} = \frac{1}{2} \frac{\partial i_{\rm d}}{\partial q_{\rm s}},\tag{9.55a}$$ $$g_{\rm md} = -\frac{1}{2} \frac{\partial i_{\rm d}}{\partial q_{\rm d}}.\tag{9.55b}$$ Note that the general relation (5.9) between $G_{\rm m}$ , $G_{\rm ms}$ , and $G_{\rm md}$ still holds, even though due to VS. the drain current cannot be split into a forward and reverse component that depend only on $v_{\rm p}-v_{\rm s}$ and $v_{\rm p}-v_{\rm d}$ , respectively. But as long as the source and drain charges $q_{\rm s}$ and $q_{\rm d}$ depend only on the differences $v_{\rm p}-v_{\rm s}$ and $v_{\rm p}-v_{\rm d}$ respectively, the derivatives of the charges with respect to the pinch-off voltage are then given by $$\frac{\partial q_{\rm s}}{\partial v_{\rm p}} = -\frac{\partial q_{\rm s}}{\partial v_{\rm s}} = \frac{1}{2} \tag{9.56a}$$ $$\frac{\partial q_{\rm d}}{\partial v_{\rm p}} = -\frac{\partial q_{\rm d}}{\partial v_{\rm d}} = \frac{1}{2},\tag{9.56b}$$ where (9.54) has been used. It can then be shown from (9.52c), (9.55), and (9.56) that the gate transconductance is given by $$g_{\rm m} = \frac{g_{\rm ms} - g_{\rm md}}{n},\tag{9.57}$$ even when VS occurs. In saturation, $g_{\text{md}} = 0$ and hence (9.57) reduces to $$g_{\text{m sat}} = \frac{g_{\text{ms sat}}}{n}.$$ (9.58) #### 9.1.3.1 Model 1 With the piecewise linear velocity-field model, (9.55a) and (9.55b), for $v_{\rm d} < v_{\rm d\,sat}$ , are then simply given by the long-channel values $$g_{\rm ms} = q_{\rm s}, \tag{9.59a}$$ $$g_{\rm md} = q_{\rm d}. \tag{9.59b}$$ In saturation, i.e., for $v_d \ge v_{d \, \text{sat}}$ , neglecting the effect of CLM, the drain current is clamped and held constant with respect to $v_d$ to the value $i_{d \, \text{sat}}$ . The drain transconductance $G_{\text{md}}$ is therefore zero in saturation. The normalized source transconductance in saturation $g_{\text{ms \, sat}}$ is obtained by differentiation of (9.29b), resulting in $$g_{\text{ms sat}} \triangleq \frac{\partial i_{\text{d sat}}}{\partial v_{\text{s}}} = \frac{1}{2} \frac{\partial i_{\text{d sat}}}{\partial q_{\text{s}}} = \frac{q_{\text{s}}}{\sqrt{1 + (\lambda_{\text{c}} q_{\text{s}})^2}}.$$ (9.60) Due to VS, the simple piecewise model shows that the source transconductance is lowered by $\sqrt{1 + (\lambda_c q_s)^2}$ compared to the value without VS. As mentioned above in the case of strong VS conditions, the saturation drain current becomes linear with $q_s$ and $V_P - V_S$ , resulting in a constant value of the saturation transconductance $g_{ms \, sat}$ inversely proportional to $\lambda_c$ $$g_{\text{ms sat}} \cong \frac{1}{\lambda_{\text{c}}} = \frac{v_{\text{sat}}L}{2\mu_{z}U_{\text{T}}} \quad \text{for } \lambda_{\text{c}}q_{\text{s}} \gg 1,$$ (9.61) or in denormalized form $$G_{\text{ms sat}} = G_{\text{spec}} \cdot g_{\text{ms sat}} \cong \frac{G_{\text{spec}}}{\lambda_{c}} = n \cdot C_{\text{ox}} \cdot W \cdot v_{\text{sat}}.$$ (9.62) The transconductance-to-current ratio in saturation can be derived from (9.60) and (9.29b) as $$\frac{g_{\text{ms sat}}}{i_{\text{d sat}}} = \frac{\lambda_{\text{c}}^2 q_{\text{s}}}{2 \left[ 1 + (\lambda_{\text{c}} q_{\text{s}})^2 - \sqrt{1 + (\lambda_{\text{c}} q_{\text{s}})^2} \right]},$$ (9.63) For $\lambda_c q_s \gg 1$ , (9.63) reduces to $$\frac{g_{\text{ms sat}}}{i_{\text{d sat}}} \cong \frac{1}{2q_{\text{s}}} = \frac{1}{\lambda_{\text{c}} i_{\text{d sat}}},\tag{9.64}$$ which decreases inversely proportional to $i_{d \, \text{sat}}$ instead of $\sqrt{i_{d \, \text{sat}}}$ as it would when VS is not present. #### 9.1.3.2 Model 2 The normalized source, drain, and gate transconductances for $v_d < v_{d \, sat}$ in the case of the continuous velocity-field model (9.9) or (9.10) are given by $$g_{\rm ms} = \frac{q_{\rm s} + \frac{\lambda_{\rm c}}{2}(q_{\rm s} - q_{\rm d})^2}{\left[1 + \lambda_{\rm c}(q_{\rm s} - q_{\rm d})\right]^2} = \frac{\frac{v_{\rm p} - v_{\rm s}}{2} + \frac{\lambda_{\rm c}}{8}(v_{\rm d} - v_{\rm s})^2}{\left[1 + \frac{\lambda_{\rm c}}{2}(v_{\rm d} - v_{\rm s})\right]^2},\tag{9.65a}$$ $$g_{\rm md} = \frac{q_{\rm d} - \frac{\lambda_{\rm c}}{2}(q_{\rm s} - q_{\rm d})^2}{\left[1 + \lambda_{\rm c}(q_{\rm s} - q_{\rm d})\right]^2} = \frac{\frac{v_{\rm p} - v_{\rm d}}{2} - \frac{\lambda_{\rm c}}{8}(v_{\rm d} - v_{\rm s})^2}{\left[1 + \frac{\lambda_{\rm c}}{2}(v_{\rm d} - v_{\rm s})\right]^2},\tag{9.65b}$$ $$g_{\rm m} = \frac{q_{\rm s} - q_{\rm d}}{n} \frac{1}{1 + \lambda_{\rm c}(q_{\rm s} - q_{\rm d})} = \frac{v_{\rm d} - v_{\rm s}}{2n} \frac{1}{1 + \frac{\lambda_{\rm c}}{2}(v_{\rm d} - v_{\rm s})}.$$ (9.65c) #### 184 SHORT-CHANNEL EFFECTS Similar to Model 1, in saturation, the drain current $i_{\rm dsat}$ is clamped to a constant value with respect to $v_{\rm d}$ corresponding to its maximum value taken at $v_{\rm d} = v_{\rm dsat}$ and remains constant for $v_{\rm d} \geq v_{\rm dsat}$ . The drain transconductance $G_{\rm md}$ is therefore zero and the normalized source transconductance in saturation $g_{\rm ms\, sat}$ becomes $$g_{\text{ms sat}} \triangleq \frac{\partial i_{\text{d sat}}}{\partial v_{\text{s}}} = \frac{1}{2} \frac{\partial i_{\text{d sat}}}{\partial q_{\text{s}}} = \frac{1}{\lambda_{\text{c}}} \left[ 1 - \frac{1}{\sqrt{1 + 2\lambda_{\text{c}} q_{\text{s}}}} \right]$$ $$= \frac{2q_{\text{s}}}{1 + 2\lambda_{\text{c}} q_{\text{s}} + \sqrt{1 + 2\lambda_{\text{c}} q_{\text{s}}}} \cong \frac{1}{\lambda_{\text{c}}} \text{ for } q_{\text{s}} \gg 1,$$ $$(9.66)$$ which can be approximated by $$g_{\text{ms sat}} \cong \frac{q_{\text{s}}}{1 + \frac{3}{2}\lambda_{\text{c}}q_{\text{s}}}.$$ (9.67) As mentioned above for $\lambda_c q_s \gg 1$ , $g_{\text{ms sat}}$ saturates to a constant value $1/\lambda_c$ . The normalized gate transconductance is then simply given by (9.58). The transconductance-over-current ratio in saturation is then given from (9.43b) and (9.66) as $$\frac{g_{\text{ms sat}}}{i_{\text{d sat}}} = \frac{\lambda_{\text{c}}}{1 + 2\lambda_{\text{c}}q_{\text{s}} - \sqrt{1 + 2\lambda_{\text{c}}q_{\text{s}}}} \cong \frac{1}{2q_{\text{s}}} = \frac{1}{\lambda_{\text{c}}i_{\text{d sat}}} \quad \text{for } q_{\text{s}} \gg 1, \tag{9.68}$$ which has the same asymptote than for Model 1. #### 9.1.3.3 Model 3 The normalized source and drain transconductances for the third velocity-field model (9.13) or (9.14) and for $v_d < v_{d\,sat}$ are given by $$g_{\text{ms}} = \frac{q_{\text{s}} + \frac{\lambda_{\text{c}}}{4}(q_{\text{s}} - q_{\text{d}})^{2}}{\left[1 + \frac{\lambda_{\text{c}}}{2}(q_{\text{s}} - q_{\text{d}})\right]^{2}} = \frac{\frac{v_{\text{p}} - v_{\text{s}}}{2} + \frac{\lambda_{\text{c}}}{16}(v_{\text{d}} - v_{\text{s}})^{2}}{\left[1 + \frac{\lambda_{\text{c}}}{4}(v_{\text{d}} - v_{\text{s}})\right]^{2}},$$ (9.69a) $$g_{\rm md} = \frac{q_{\rm d} - \frac{\lambda_{\rm c}}{4} (q_{\rm s} - q_{\rm d})^2}{\left[1 + \frac{\lambda_{\rm c}}{2} (q_{\rm s} - q_{\rm d})\right]^2} = \frac{\frac{v_{\rm p} - v_{\rm d}}{2} - \frac{\lambda_{\rm c}}{16} (v_{\rm d} - v_{\rm s})^2}{\left[1 + \frac{\lambda_{\rm c}}{4} (v_{\rm d} - v_{\rm s})\right]^2},\tag{9.69b}$$ $$g_{\rm m} = \frac{q_{\rm s} - q_{\rm d}}{n} \frac{1}{1 + \frac{\lambda_{\rm c}}{2} (q_{\rm s} - q_{\rm d})} = \frac{v_{\rm d} - v_{\rm s}}{2n} \frac{1}{1 + \frac{\lambda_{\rm c}}{4} (v_{\rm d} - v_{\rm s})}.$$ (9.69c) As for Models 1 and 2, in saturation, the drain current is constant with respect to $v_d$ and hence the drain transconductance is zero. The source transconductance is then obtained by differentiating (9.49b), resulting in $$g_{\text{ms sat}} \triangleq \frac{\partial i_{\text{d sat}}}{\partial v_{\text{s}}} = \frac{1}{2} \frac{\partial i_{\text{d sat}}}{\partial q_{\text{s}}} = \frac{q_{\text{s}} \left(1 + \frac{\lambda_{\text{c}}}{4} q_{\text{s}}\right)}{\left(1 + \frac{\lambda_{\text{c}}}{2} q_{\text{s}}\right)^2} \cong \frac{1}{\lambda_{\text{c}}} \quad \text{for } q_{\text{s}} \gg 1.$$ (9.70) The transconductance-over-current ratio in saturation is then given from (9.49b) and (9.70) as $$\frac{g_{\text{ms sat}}}{i_{\text{d sat}}} = \frac{1 + \frac{\lambda_c}{4} q_s}{q_s \left(1 + \frac{\lambda_c}{2} q_s\right)} \cong \frac{1}{2q_s} = \frac{1}{\lambda_c i_{\text{d sat}}} \quad \text{for } q_s \gg 1.$$ (9.71) ## 9.1.3.4 Model comparison The normalized source transconductances in saturation for the three models are plotted versus the normalized pinch-off voltage in Figure 9.12(a) for $\lambda_c = 0.1$ . As mentioned at the end of Section 9.1.2.1, the drain current in saturation becomes linear instead of quadratic with respect to the overdrive voltage $V_P - V_S$ (c.f. equation (9.34) and hence the source transconductance in saturation saturates to a constant value equal to $1/\lambda_c$ as soon as velocity saturates. The degradation of the source transconductance due to VS can be evaluated by defining the ratio of the source transconductance in saturation to the source transconductance in saturation without the effect of VS (which actually is simply equal to $q_s$ ) $$\chi_{\text{ms sat}} \triangleq \frac{g_{\text{ms sat}}}{g_{\text{ms sat}}|_{\lambda_{c}=0}} = \frac{g_{\text{ms sat}}}{q_{\text{s}}}.$$ (9.72) For the first piecewise linear model (Model 1), the degradation is given by $$\chi_{\text{ms sat}} = \frac{1}{\sqrt{1 + (\lambda_{c} q_{s})^{2}}},$$ (9.73) whereas for the continuous model (Model 2), it is given by $$\chi_{\text{ms sat}} = \frac{2}{1 + 2\lambda_{\text{c}}q_{\text{s}} + \sqrt{1 + 2\lambda_{\text{c}}q_{\text{s}}}}$$ $$\approx \frac{1}{1 + \frac{3}{2}\lambda_{\text{c}}q_{\text{s}}} \approx \frac{1}{1 + \frac{3}{4}\lambda_{\text{c}}(v_{\text{p}} - v_{\text{s}})}.$$ (9.74) Figure 9.12 (a) Source transconductance and (b) source transconductance degradation versus the pinch-off voltage for the three velocity-field models The transconductance degradation function for the third velocity-field model is given by $$\chi_{\text{ms sat}} = \frac{1 + \frac{\lambda_c}{4} q_s}{\left(1 + \frac{\lambda_c}{2} q_s\right)^2}.$$ (9.75) Figure 9.12(b) illustrates the degradation of the source transconductance in saturation due to VS with respect to the pinch-off voltage for the three velocity-field models. They all show quite a dramatic impact of VS on the transconductance. As an example, for a channel length $L=0.1~\mu\text{m}$ , corresponding to $\lambda_c\cong0.5$ , the reduction can be larger than a factor 10 for a pinch-off voltage of about 1 V (corresponding to $v_p\cong40$ and $q_s\cong20$ ). This obviously has a significant impact on power consumption for a given cutoff frequency. As explained in Section 9.4, it also has an important impact on the thermal noise. # 9.2 CHANNEL LENGTH MODULATION The CLM effect was already introduced in Section 4.6 using a very simple model that ignored the effect of VS. But obviously CLM is tightly linked to the effect of VS since carriers enter into velocity in the high longitudinal field region close to the drain. As shown in Figure 9.13(a), this effect can be explained simply by splitting the source to drain region into a nonsaturated region (the *channel region*) and a velocity saturation region (VSR) close to the drain [115]. The length of the saturation region $\Delta L$ where the carrier travels at saturated velocity depends on the longitudinal field and hence on the drain and gate bias voltages. The effective length where the carrier velocity is not saturated is therefore smaller than the length L between the source and drain junctions. The first-order model introduced in Section 4.6 ignored VS and estimated the channel length reduction based on the length of the abrupt depletion regions on the source and drain sides of the channel. In this section we will derive a more accurate model that also accounts for the VS effect described in the previous section. To do this, we will use the third velocity-field model since the continuous model requires the field to become infinity for the carrier velocity to reach saturation, whereas the piecewise linear model is not accurate enough. A schematic diagram of the VS region is shown in Figure 9.13(b). The VS region length can be derived by applying the Gauss' law to the ABCD box. Following the derivation made **Figure 9.13** (a) VS region and channel region definition. (b) Schematic diagram of the VS region [115] in [115], we will assume that (a) the carriers in the VS region are traveling with a saturated velocity; (b) the junction on the drain extension region is abrupt and the drain extension is heavily doped and hence is perfectly conducting; and (c) the current flows no deeper than the junction depth and is confined in the box. To simplify the derivation, we also change the coordinate system as indicated in Figure 9.13(b). To apply Gauss' law, we will further assume that the field is independent of y and that the field lines crossing the BC boundary contribute very little. This results in $$-\epsilon_{\rm si}x_{\rm j}WE_{\rm sat} + \epsilon_{\rm si}x_{\rm j}WE_{\rm x}(x') + \epsilon_{\rm ox}W\int_0^{x'} E_{\rm ox}(x') \, \mathrm{d}x' = Q_{\rm box}Wx', \tag{9.76}$$ where $E_{ox}(x')$ is simply given by $$E_{\text{ox}}(x') = \frac{V_{\text{G}} - V_{\text{FB}} - \Psi_0 - V(x')}{t_{\text{ox}}},$$ (9.77) and $Q_{\text{box}} \triangleq q n_{\text{p}} x_{\text{j}} + q N_{\text{b}} x_{\text{j}}$ corresponds to the charge per unit area in the VSR with $n_{\text{p}}$ being the electron concentration and $N_{\text{b}}$ the fixed charge concentration. Since the current and velocity are constant in the VSR, $n_p$ is also constant in the VSR and hence differentiating (9.76) with respect to x' results in $$\epsilon_{\rm si} x_{\rm j} \frac{\mathrm{d} E_x(x')}{\mathrm{d} x'} + \epsilon_{\rm ox} E_{\rm ox}(x') = Q_{\rm box}. \tag{9.78}$$ Replacing $E_{ox}$ in (9.78) by (9.77) results in $$\epsilon_{\rm si} x_{\rm j} \frac{\mathrm{d} E_x(x')}{\mathrm{d} x'} + C_{\rm ox} [V_{\rm G} - V_{\rm FB} - \Psi_0 - V(x')] = Q_{\rm box}.$$ (9.79) On the left side of the VS region, the gradual channel approximation applies and the gradient of the longitudinal field can be ignored compared to the gradient of the vertical field. That is, in this region, all the silicon charges are controlled by the vertical field only. This approximation also applies to the boundary at x'=0, where the channel voltage V(x'=0) is equal to the saturation voltage $V_{\rm D\,sat}$ . The gradient of the longitudinal field ${\rm d}E_x(x')/{\rm d}x'$ in (9.79) can hence be neglected and (9.79) then simplifies to $$\epsilon_{\text{ox}} E_{\text{ox}}(x'=0) = C_{\text{ox}} (V_{\text{G}} - V_{\text{FB}} - \Psi_0 - V_{\text{D sat}}) = Q_{\text{box}}.$$ (9.80) The saturation voltage $V_{\text{D sat}}$ normalized to $U_{\text{T}}$ is given by (9.49c). Replacing $Q_{\text{box}}$ in (9.79) by (9.80) results in $$\frac{dE_x(x')}{dx'} = \frac{V(x') - V_{D \text{ sat}}}{\ell^2},$$ (9.81) where $$\ell \triangleq \sqrt{\frac{\epsilon_{\rm si}}{\epsilon_{\rm ox}} t_{\rm ox} x_{\rm j}} = \sqrt{\frac{\epsilon_{\rm si} x_{\rm j}}{C_{\rm ox}}}.$$ (9.82) Differential equation (9.81) can be solved by applying the boundary conditions $E(x'=0) = E_{\text{sat}} = 2E_{\text{c}}$ and $V(x'=0) = V_{\text{D sat}}$ , resulting in $$E_x(x') = E_{\text{sat}} \cosh\left(\frac{x'}{\ell}\right)$$ (9.83) and $$V(x') = V_{\text{D sat}} + \ell E_{\text{sat}} \sinh\left(\frac{x'}{\ell}\right). \tag{9.84}$$ Equation (9.83) indicates that the field increases almost exponentially close to the drain where it becomes maximum at the end of the VS region and is given by $$E_x(x' = \Delta L) = E_{\text{max}} = E_{\text{sat}} \cosh\left(\frac{\Delta L}{\ell}\right),$$ (9.85) whereas $$V(x' = \Delta L) = V_{\text{D}} = V_{\text{D sat}} + \ell E_{\text{sat}} \sinh\left(\frac{\Delta L}{\ell}\right). \tag{9.86}$$ Equations (9.85) and (9.86) can then be solved for $\Delta L$ and $E_{\text{max}}$ $$\Delta L = \ell \operatorname{asinh}(u) = \ell \ln \left( u + \sqrt{u^2 + 1} \right), \tag{9.87a}$$ $$E_{\text{max}} = E_{\text{sat}} \sqrt{u^2 + 1},$$ (9.87b) where $$u \triangleq \frac{V_{\rm D} - V_{\rm D\,sat}}{\ell E_{\rm sat}}.\tag{9.88}$$ The channel length reduction normalized to $\ell$ is plotted versus u in Figure 9.14. **Figure 9.14** Channel length reduction $\Delta L/\ell$ versus $u \triangleq (V_{\rm D} - V_{\rm D \, sat})/(\ell E_{\rm sat})$ **Figure 9.15** Application of Gauss' law to calculate $Q_{si}$ # 9.3 DRAIN INDUCED BARRIER LOWERING ## 9.3.1 Introduction With the gradual channel approximation used to develop the long-channel model in Part I, the second derivative of the channel potential (first derivative of the electric field) was assumed to be negligible along the channel. As a consequence, the charge density in silicon $Q_{\rm si}$ depended only on the vertical surface field as illustrated in Figure 3.2. This approximation is no longer acceptable for short-channel transistors, and the variation of the horizontal field $E_x$ must be included in the calculation of $Q_{\rm si}$ , as illustrated in Figure 9.15. This figure depicts an elementary volume of unit width and of length dx. Its depth is $t_{\rm d}$ , the depletion depth (or depletion thickness), beyond which the potential is assumed to be constant ( $\Psi=0$ ). The negative elementary charge $Q_{\rm si}$ dx enclosed in this volume is increased in absolute value by the difference ${\rm d}E_x$ < 0 of the horizontal field created by the drain voltage. Alternately, the value of $E_{\rm ox}$ needed to obtain a given charge density is reduced, corresponding to an increase of surface potential. Hence the name *drain induced barrier lowering* (DIBL) given to this effect. # 9.3.2 Evaluation of the Surface Potential Following the analysis carried out in [116], the application of Gauss' law to the elementary volume depicted in Figure 9.15 results in $$(Q_{\rm si} + Q_{\rm fc}) dx = -\epsilon_{\rm ox} E_{\rm ox} dx + \epsilon_{\rm si} t_{\rm d} dE_x, \qquad (9.89)$$ where $dE_x$ is assumed to be constant across the depletion depth $t_d$ , with $$\frac{\mathrm{d}E_x}{\mathrm{d}x} = -\frac{\mathrm{d}^2\Psi_s}{\mathrm{d}x^2} < 0. \tag{9.90}$$ By introducing expression (2.3) of $E_{ox}$ and definition (3.22) of $V_{FB}$ , we obtain a second-order differential equation of $\Psi_s$ : $$-L_{\rm c}^2 \frac{{\rm d}^2 \Psi_{\rm s}}{{\rm d}x^2} + \Psi_{\rm s} = V_{\rm G} - V_{\rm FB} + \frac{Q_{\rm si}}{C_{\rm ox}}, \tag{9.91}$$ where $L_c$ is a characteristic length defined by $$L_{\rm c} \triangleq \sqrt{\frac{\epsilon_{\rm si} t_{\rm d}}{C_{\rm ox}}}.$$ (9.92) Now, $t_d$ is itself slightly dependent on the surface potential $\Psi_s$ ; hence, equation (9.91) is nonlinear. This dependency is weak; therefore, we shall assume $L_c$ constant in order to integrate the equation. When the surface potential is constant along the channel, this equation has the particular solution, $$\Psi_{\rm s} = \Psi_{\rm sl} \triangleq V_{\rm G} - V_{\rm FB} + \frac{Q_{\rm si}(\Psi_{\rm sl})}{C_{\rm ox}},\tag{9.93}$$ which is also the solution for a long channel corresponding to (3.19). Constant $\Psi_s$ is possible only in weak inversion, or in strong inversion with $V_D = V_S$ . The general solution of (9.91) is then $$\Psi_{s}(x) = \Psi_{sl} + [\Psi_{s}(0) - \Psi_{sl}] \frac{\sinh\frac{L-x}{L_{c}}}{\sinh\frac{L}{L_{c}}} + [\Psi_{s}(L) - \Psi_{sl}] \frac{\sinh\frac{x}{L_{c}}}{\sinh\frac{L}{L_{c}}},$$ (9.94) where $\Psi_s(0)$ and $\Psi_s(L)$ are the source and drain potentials. According to Figures 4.12 and 4.13, these can be expressed as $$\Psi_{\rm s}(0) = \Phi_{\rm B} + V_{\rm S}, \qquad \Psi_{\rm s}(L) = \Phi_{\rm B} + V_{\rm D},$$ (9.95) where $\Phi_{\rm B}$ is the junction potential barrier given by (4.55). By introducing the normalized variables $$\xi = x/L$$ and $\lambda = L/L_c$ , (9.96) equation (9.94) becomes $$\Psi_{\rm S}(\xi) = \Psi_{\rm S}l + (\Phi_{\rm B} + V_{\rm S} - \Psi_{\rm S}l) \frac{\sinh\left[\lambda(1-\xi)\right]}{\sinh\lambda} + (\Phi_{\rm B} + V_{\rm D} - \Psi_{\rm S}l) \frac{\sinh\left(\lambda\xi\right)}{\sinh\lambda}. \tag{9.97}$$ It can be pointed out that the particular solution (9.93) used to integrate (9.91) corresponds to an equipotential channel ( $V_S = V_D = V$ ) with $\Psi_s = \Psi_{sl} = \Phi_B + V$ . Now, for $\lambda$ larger than a few units, this result can be approximated by $$\Psi_{s}(\xi) \cong \Psi_{sl} + \underbrace{(\Phi_{B} + V_{S} - \Psi_{sl})e^{-\lambda\xi} + (\Phi_{B} + V_{D} - \Psi_{sl})e^{-\lambda(1-\xi)}}_{\triangleq \Delta\Psi_{s}(\xi)},$$ (9.98) where $\Delta \Psi_{\rm s}(\xi)$ is the increase of surface potential with respect to the long-channel approximation. Although $L_c$ given by (9.92) has been assumed to be constant while integrating (9.91), it is slightly dependent on $\Psi_s$ through $t_d$ . By introducing (9.92) in (9.96) with $t_d$ given by (3.26), we obtain $$\lambda = \frac{L}{L_{\rm c}} = L \sqrt[4]{\frac{q N_{\rm b} C_{\rm ox}^2}{2\Psi_{\rm s} \epsilon_{\rm si}^3}},\tag{9.99}$$ showing that $\lambda$ is only a weak function of $\Psi_s$ . At the onset of inversion for $V_S = V_D = 0$ , $\Psi_S = \Psi_P = \Psi_0$ , which corresponds to a particular value of $\lambda$ : $$\lambda_0 \triangleq \frac{L}{L_{c0}} = L_0^4 \sqrt{\frac{q N_b C_{ox}^2}{2 \Psi_0 \epsilon_{si}^3}} = L_0 \sqrt{\frac{q N_b}{\epsilon_{si} \Gamma_b}} \Psi_0^{-1/4}.$$ (9.100) For the general case, we shall assume that the depletion depth is essentially controlled by $\Psi_s = \Psi_P$ and use the following approximation: $$\lambda = \frac{L}{L_c} \cong \lambda_0 \left(\frac{\Psi_0}{\Psi_P}\right)^{1/4}.$$ (9.101) In reality, even in weak inversion, the surface potential with DIBL is not constant all along the channel. This could be accounted for by a fitting parameter in (9.101) [116] which we shall not introduce here. In weak inversion, the surface potential for a long channel is constant: $\Psi_{sl} = \Psi_{P}$ . The variation of surface potential due to DIBL given by (9.97) is plotted in Figure 9.16 for two values of pinch-off voltage and two values of drain voltage. At both ends of the channel, the surface potential drops from $\Phi_{\rm B} + V_{\rm S,D}$ to $\Psi_{\rm P} = \Psi_0 + V_{\rm P}$ within a distance characterized by $\lambda$ . For a long channel ( $L \gg L_{\rm c}$ ), this distance is negligible, and the surface potential is equal to $\Psi_{\rm P}$ over most of the channel length. On the contrary, for a short channel, the surface potential never reaches $\Psi_{\rm P}$ ; the barrier for the current carriers is lowered and the current is increased. Furthermore, the amount of lowering depends on the drain voltage, as we can see in the figure. Therefore, even if the device is saturated (as is the case in the figure since $V_{\rm D} - V_{\rm S} \gg U_{\rm T}$ ), the drain current keeps increasing with the drain voltage. It should be noticed that, for the values of $N_{\rm b}$ and $C_{\rm ox}$ used in the example of Figure 9.16, a channel length $L=0.5~\mu{\rm m}$ is already too short to avoid DIBL. Figure 9.16 Surface potential in weak inversion: short channel ( $L=0.5 \, \mu m$ ) compared with long channel ( $L=10 \, \mu m$ ). All voltages are normalized to $U_T$ The increase of surface potential, $\Delta \Psi_s$ , has a minimum at a position $\xi_0$ that can be calculated by differentiating (9.98). Neglecting again the variation of $\lambda$ , we obtain $$\xi_0 = \frac{1}{2} \left( 1 - \frac{1}{\lambda} \ln \frac{\Phi_{\rm B} + V_{\rm D} - \Psi_{\rm sl}}{\Phi_{\rm B} + V_{\rm S} - \Psi_{\rm sl}} \right), \tag{9.102}$$ which introduced in (9.98) gives $$\Delta \Psi_{\rm s \, min} = 2 e^{-\lambda/2} \sqrt{(\Phi_{\rm B} + V_{\rm S} - \Psi_{sl})(\Phi_{\rm B} + V_{\rm D} - \Psi_{sl})} \,. \tag{9.103}$$ In a long-channel transistor, when the pinch-off voltage $V_P = \Psi_P - \Psi_0$ is increased and approaches $V_S$ , the inverted charge at the source end of the channel is no longer negligible and the device enters moderate inversion. The local surface potential stops the following $\Psi_P$ to finally saturate at $\Psi_0 + V_S$ . As $V_P$ keeps increasing, this saturation (to the local value of channel voltage V) extends progressively to the whole channel. Hence, an increasing part of the channel has a variable surface potential (except for $V_D = V_S$ ), and the validity of the previous analysis is progressively lost. Since (9.93) remains a solution of (9.91) as long as its second derivative is negligible, we shall extend (9.103) to moderate inversion by limiting $\Psi_{sl}$ to its value at the source $$\Psi_{sl} = \Psi_{P} + \frac{Q_{iS}}{nC_{or}},\tag{9.104}$$ or, with normalized variables $$\psi_{sl} = \psi_{p} - 2q_{s},\tag{9.105}$$ according to (3.39). The dependency of $q_s$ on $v_s$ is given by (3.48), the general relation between voltages and charge. Unfortunately, this relation cannot be inverted to provide the charge from the voltages, but we can use the following approximation: $$q_{\rm i} \cong \ln\left(1 + \exp\frac{v_{\rm p} - v - 1}{2}\right),\tag{9.106}$$ which is good in strong and moderate inversion, when the charge cannot be neglected, as shown in Figure 9.17. **Figure 9.17** Normalized charge–voltage characteristics; (curve a) original relation (3.48); (curve b) approximation (9.106) Figure 9.18 Increase of surface potential due to DIBL Introducing this approximation in (9.105) with $\psi_p = \psi_0 + v_p$ gives $$\psi_{sl} = \psi_0 + v_p - 2 \ln \left( 1 + \exp \frac{v_p - v_s - 1}{2} \right).$$ (9.107) As required, this expression tends to $\psi_p$ in weak inversion, and to $\psi_0 + v_s$ in strong inversion. The increase of surface potential $\Delta \psi_s$ can now be calculated by introducing (9.107) in the normalized form of (9.98). It is plotted in Figure 9.18(a) with the same parameters as in Figure 9.16, and for a fixed value of $v_d$ and several values of $v_p$ ranging from weak inversion to moderate inversion. In Figure 9.18(b), $v_p$ is fixed in weak inversion and $\Delta \psi_s$ is plotted for various values of $v_d$ . The increase of surface potential goes through a minimum given by (9.103). This minimum is plotted in Figure 9.19 for the same numerical values. As can be expected, this minimum increases with the drain voltage. As the pinch-off voltage increases from very negative values (corresponding to very small currents), $\Delta\Psi_{\text{s min}}$ first increases until it reaches a maximum. It then decreases as moderate inversion is approached. Figure 9.19 Minimum of surface potential increase. Same numerical values as in Figure 9.18 #### 9.3.3 Effect on the Drain Current In weak inversion, the surface potential for a long channel is constant and equal to $\Psi_P$ . Before diffusing to the drain, the current carriers must pass a potential barrier of height $\Phi_B + V_S - \Psi_P$ . As shown in Figure 9.16, when the channel is shortened and L approaches the characteristic length $L_{c0}$ defined by (9.100), the surface potential cannot reach $\Psi_P$ and its minimum is $\Delta\Psi_{s\, min}$ higher. This corresponds to a lowering of the barrier by $\Delta\Psi_{s\, min}$ , which (in weak inversion) has an exponential effect on $Q_i$ , the density of mobile charge. The position of the barrier also moves away from the source, thereby reducing the effective channel length, but this linear effect can be neglected in a first approximation. Hence, the effect of DIBL on weak inversion current can be accounted for by adding $\Delta \Psi_{\text{s min}}$ given by (9.103) to $\Psi_{\text{P}}$ or $V_{\text{P}}$ in the equation of the current for a long channel. In strong inversion, the surface field increases with the inversion coefficient; hence, the relative importance of the lateral electric flux in Figure 9.15 is progressively reduced. Hence, although the previous analysis loses its validity, we shall also apply it to strong inversion for the calculation of current, as a very first approximation. The general current–voltages relation (4.25) and the alternative continuous voltages–current approximation (4.39) then become respectively: $$v_{\rm p} - v_{\rm s,d} + \Delta \psi_{\rm s\,min} = \sqrt{1 + 4i_{\rm f,r}} + \ln(\sqrt{1 + 4i_{\rm f,r}} - 1) - (1 + \ln 2),$$ (9.108) $$i_{\rm f,r} = \ln^2 \left( 1 + \exp \frac{v_{\rm p} - v_{\rm s,d} + \Delta \psi_{\rm s\,min}}{2} \right).$$ (9.109) Using this last equation, the gate-to-drain characteristics in saturation ( $i_d = i_f$ since $v_p < v_d$ ) are plotted in Figure 9.20(a) for several values of $\lambda_0$ . The relative increase of current is plotted in Figure 9.20(b). It is large in weak inversion and decreases at the approach of moderate inversion. As mentioned before, the results lose their validity for $V_p > 0$ , although the qualitative tendency is certainly correct. Furthermore, other short-channel effects (for example, VS) are then combined with DIBL. Figure 9.20 Effect of DIBL on the gate transfer characteristics: (a) drain current for several values of $\lambda_0$ ; (b) relative increase of current Figure 9.21 Effect of DIBL on the output characteristics: (a) in weak inversion; (b) in moderate inversion As can be seen, the current increases very abruptly with the reduction of length: 1 to 1000 for $\lambda_0$ reduced from 8 to 4. It would be almost negligible (less than 10%) for $\lambda_0 > 12$ . It must be pointed out that, since $\Delta \Psi_{\rm s\,min}$ is a function of all the bias voltages $(V_{\rm S}, V_{\rm D},$ and $V_{\rm G})$ , $I_{\rm F}$ becomes dependent on $V_{\rm D}$ , and $I_{\rm R}$ becomes dependent on $V_{\rm S}$ . As predicted in Section 4.5.3, the fundamental property is degraded. As a result, the output conductance in saturation is drastically increased, as we can see in the output characteristics plotted in Figures 9.21(a) and 9.21(b) for two different values of $v_{\rm p}$ . Again, this increase is maximum in weak inversion. As a matter of fact, since $\Delta \psi_{\rm s\,min}$ increases approximately linearly with the drain voltage (see Figure 9.19(b)), the drain current in weak inversion increases exponentially with the drain voltage, as was already pointed out in 1973 [10]. The characteristics of Figure 9.21 have been obtained by $i_d = i_f - i_r$ , although the superposition property is no longer valid here. However, it affects only the low-voltage part of the characteristics ( $v_d - v_s < 5$ ) for which $i_r$ is not negligible. Figure 9.22 shows the source-to-drain transfer characteristics also plotted from (9.109) (the curves correspond to saturation: $i_d = i_f$ except for $v_s > v_d - 5$ ). As for the gate-to-drain Figure 9.22 Effect of DIBL on source transfer characteristics: (a) drain current for several values of $\lambda_0$ ; (b) relative increase of current characteristics of Figure 9.20, the current is significantly increased in weak inversion for $\lambda_0 < 8$ . ## 9.3.4 Effect on Small-Signal Parameters in Weak Inversion As already pointed out, the previous analysis of DIBL is valid only in weak inversion, where its effect is maximum. Therefore, the discussion of the related small-signal parameters will be limited to weak inversion. In addition, we shall consider only the saturated transistor with $i_d = i_f$ . This forward component of current given by (9.109) can be approximated by $$i_{\rm f} = \exp\left(v_{\rm p} - v_{\rm s} + \Delta\psi_{\rm s\,min}\right),\tag{9.110}$$ where $\Delta \psi_{\rm s \, min}$ is given by (9.103) with $\psi_{\rm sl} = \psi_{\rm p} = \psi_0 + v_{\rm p}$ . The differentiation of (9.110) with respect to $v_s$ provides the source transconductance in weak inversion (normalized to $G_{\text{spec}}$ given by (5.6)): $$g_{\rm ms} = i_{\rm f} \left( 1 - \frac{\mathrm{d}\Delta\psi_{\rm s\,min}}{\mathrm{d}v_{\rm s}} \right) = i_{\rm f} \left( 1 - \mathrm{e}^{-\lambda/2} \sqrt{\frac{\phi_{\rm b} - \psi_{\rm 0} - v_{\rm p} + v_{\rm d}}{\phi_{\rm b} - \psi_{\rm 0} - v_{\rm p} + v_{\rm s}}} \right). \tag{9.111}$$ Due to DIBL, $I_F$ also depends on the drain voltage. The drain current therefore keeps increasing in saturation, as shown in Figure 9.21. The corresponding output conductance (which is actually a component of the drain transconductance that is proportional to $I_F$ ) is obtained by differentiating (9.110) with respect to $v_d$ : $$g_{\text{md sat}} = i_{\text{f}} \frac{d\Delta\psi_{\text{s min}}}{dv_{\text{d}}} = i_{\text{f}} e^{-\lambda/2} \sqrt{\frac{\phi_{\text{b}} - \psi_{0} - v_{\text{p}} + v_{\text{s}}}{\phi_{\text{b}} - \psi_{0} - v_{\text{p}} + v_{\text{d}}}}.$$ (9.112) Finally, the gate transconductance in weak inversion is obtained by differentiating (9.110) with respect to $v_p$ . Knowing that $dv_p/dv_g = n$ and that $\lambda$ also depends on $v_p$ according to (9.101), we obtain $$ng_{\rm m} = i_{\rm f} \left( 1 + \frac{\mathrm{d}\Delta\psi_{\rm s\,min}}{\mathrm{d}v_{\rm p}} \right)$$ $$i_{\rm f} \left[ 1 + \mathrm{e}^{-\lambda/2} \left( \frac{\lambda R(v_{\rm p}, v_{\rm s}, v_{\rm d})}{4(\psi_{\rm 0} + v_{\rm p})} - \frac{2(\phi_{\rm b} - \psi_{\rm 0} - v_{\rm p}) + v_{\rm s} + v_{\rm d}}{R(v_{\rm p}, v_{\rm s}, v_{\rm d})} \right) \right], \quad (9.113)$$ where $$R(v_{\rm p}, v_{\rm s}, v_{\rm d}) = \sqrt{(\phi_{\rm b} - \psi_{\rm 0} - v_{\rm p} + v_{\rm s})(\phi_{\rm b} - \psi_{\rm 0} - v_{\rm p} + v_{\rm d})}.$$ (9.114) The three transconductance to current ratios given by (9.111), (9.112), and (9.113) are plotted in Figure 9.23 as functions of the drain voltage for two values of $\lambda_0$ . Their variation with the source voltage (at constant $v_p - v_s$ ) is shown in Figure 9.24. Figure 9.23 Effect of DIBL on transconductance in weak inversion: dependency on drain voltage **Figure 9.24** Effect of DIBL on transconductance in weak inversion: dependency on source voltage (with constant $v_p - v_s$ ) Figure 9.25 Effect of DIBL on maximum voltage gain Although DIBL may increase the current in weak inversion by several orders of magnitude, $g_{\rm m}/i_{\rm f}$ and $g_{\rm ms}/i_{\rm f}$ are reduced only by less than 40%, even with $\lambda_0$ as low as 4. The reduction is negligible for $\lambda_0 > 8$ . Hence, if the device is biased at a constant current (as should always be the case in weak inversion), the effect of DIBL on source and gate transconductance is not very significant. As could be expected from the output characteristics of Figure 9.21, the main problem lies in $g_{\text{md sat}}$ , the residual conductance in saturation. For a long channel, the conductance $g_{\text{ds}}$ due to CLM is much smaller than $g_{\text{ms}}$ ; therefore, the small-signal voltage gain given by (5.24) can be very large. With the DIBL occurring in a short channel, the voltage gain is limited to $$A_{\text{v max}} = \frac{G_{\text{ms}}}{G_{\text{md sat}}} = \frac{g_{\text{ms}}}{g_{\text{md sat}}}.$$ (9.115) As shown by Figure 9.25, this maximum gain becomes very small for $\lambda_0 = 4$ . It increases rapidly for larger values of $\lambda_0$ to be limited by CLM for $\lambda_0$ larger than 10–12. #### 9.4 SHORT-CHANNEL THERMAL NOISE MODEL The long-channel thermal noise model derived in Section 6.2 assumed that the mobility was constant along the channel and that the channel length was sufficiently long so that VS and CLM could be neglected. These assumptions are obviously not valid anymore for short-channel devices where VS and CLM effects have to be accounted for. Mobility reduction due to the vertical field also greatly influences the thermal noise and has also to be included. This will be done in the next sections. #### 9.4.1 Thermal Noise Drain Conductance In order to account for the CLM, the region between the source and the drain is split into the channel region of length $L_{\rm eff}$ on the source side, where the carrier velocity is not saturated, and the VS region on the drain side, where the carrier velocity saturates to $v_{\rm sat}$ (Figure 9.26). Since in the VS region the carrier travel at their maximum saturated velocity, they will not respond to the local change of the electric field caused by the noise voltage fluctuations. Therefore, the noise fluctuations generated in the VS region do not propagate to the drain since the conductance on the drain side is zero [117]. Therefore, the dominant contribution to the drain noise mainly comes from the channel region between x=0 and $x=L_{\rm eff}$ . Since the effects of VS, mobility reduction due to the vertical field, and CLM are predominant in strong inversion, we will derive the PSD (power spectral density) of the drain **Figure 9.26** Cross section of the MOS channel with a thermal noise source at position *x* and with the VS region to account for the effect of CLM current fluctuations assuming that the transistor is biased in strong inversion. The model can be extended to cover all regions of operation as described in [55]. We will reuse the general approach presented in Section 6.1. The PSD of the drain current fluctuations due to the single elementary noise source $\delta I_n$ is given by (6.3), which is repeated here for convenience: $$S_{\delta I_{\rm D}^2} = G_{\rm ch}^2 \Delta R^2 S_{\delta I_{\rm n}^2},$$ where $\Delta R$ is the resistance across the channel slice and $G_{\rm ch}$ is the channel conductance at point x along the channel and given by (6.2) $$\frac{1}{G_{\rm ch}} \triangleq \frac{1}{G_{\rm s}} + \frac{1}{G_{\rm d}}.\tag{9.116}$$ Conductances $G_s$ and $G_d$ are the channel conductances seen by the local thermal noise current source $\delta I_n$ on the source and drain sides respectively. They can be derived by splitting the total transistor into transistor $M_1$ and $M_2$ on the source and drain side, respectively, as shown in Figures 6.2 and 6.3. Conductance $G_s$ actually corresponds to the drain transconductance of transistor $M_1$ after having isolated it from transistor $M_2$ : $$G_{\rm s} = G_{\rm mdl} \stackrel{\triangle}{=} \frac{{\rm d}I_{\rm D}}{{\rm d}V},$$ (9.117) where current $I_D$ is redefined as the current entering the drain of transistor $M_1$ : $$I_{\rm D} = \frac{W}{x} \int_{V_{\rm s}}^{V} (-Q_{\rm i}) \mu_{\rm eff} \, \mathrm{d}V'. \tag{9.118}$$ Notice that for clarity, V' is used as dummy variable for integration in (9.118) to distinguish it from variable V. In order to differentiate (9.118) for calculating conductance $G_s$ , we must remember that $\mu_{\text{eff}}$ is a function of the electric field $E_x$ which depends on the position x along the channel or equivalently on the channel voltage V at that position. In the most general case, we do not know $\mu_{\text{eff}}$ as a function of the channel voltage. Even though we would know it, it is not sure we could integrate (9.118). A work around is to notice that the current $I_D$ given by $$I_{\rm D} = -W[-Q_{\rm i}(V)]\mu_{\rm eff}(E_x)E_x \tag{9.119}$$ is constant along the channel and (9.119) can be solved for $E_x$ , which now becomes a function of V and $I_D$ . Replacing $E_x = E_x(V, I_D)$ in the expression of $\mu_{\text{eff}}$ makes $\mu_{\text{eff}}$ become a function of V and $I_D$ and (9.119) becomes $$I_{\rm D} = -W[-Q_{\rm i}(V)]\mu_{\rm eff}(V, I_{\rm D})E_x$$ = $W[-Q_{\rm i}(V)]\mu_{\rm eff}(V, I_{\rm D})\frac{{\rm d}V}{{\rm d}x}$ . (9.120) The current $I_D$ is then given by a function $\mathcal{F}(V, I_D)$ of variables V and $I_D$ defined by $$I_{\rm D} = \mathcal{F}(V, I_{\rm D}) \triangleq \frac{W}{x} \int_{V_{\rm c}}^{V} [-Q_{\rm i}(V')] \mu_{\rm eff}(V', I_{\rm D}) \, dV'.$$ (9.121) The total differential of current $I_D$ is then given by $$dI_{D} = d\mathcal{F} = \frac{\partial \mathcal{F}}{\partial V} dV + \frac{\partial \mathcal{F}}{\partial I_{D}} dI_{D}, \qquad (9.122)$$ and the total derivative corresponding to $G_s$ writes $$G_{\rm s} = \frac{\mathrm{d}I_{\rm D}}{\mathrm{d}V} = \frac{\partial \mathcal{F}}{\partial V} + \frac{\partial \mathcal{F}}{\partial I_{\rm D}} \frac{\mathrm{d}I_{\rm D}}{\mathrm{d}V},\tag{9.123}$$ which can be solved for $G_s = dI_D/dV$ as $$G_{\rm s} = \frac{\mathrm{d}I_{\rm D}}{\mathrm{d}V} = \frac{\frac{\partial \mathcal{F}}{\partial V}}{1 - \frac{\partial \mathcal{F}}{\partial L}}.\tag{9.124}$$ The partial derivatives of $\mathcal{F}$ can be evaluated from (9.121) as $$\frac{\partial \mathcal{F}}{\partial V} = \frac{W}{x} (-Q_{\rm i}) \mu_{\rm eff},\tag{9.125a}$$ $$\frac{\partial \mathcal{F}}{\partial I_{\rm D}} = \frac{W}{x} \int_{V_{\rm S}}^{V} (-Q_{\rm i}) \frac{\partial \mu_{\rm eff}}{\partial I_{\rm D}} \, \mathrm{d}V'. \tag{9.125b}$$ Replacing (9.125a) and (9.125b) in (9.124) results in [54] $$G_{\rm s} = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{x - W \int_{V_{\rm S}}^{V} (-Q_{\rm i}) \frac{\partial \mu_{\rm eff}}{\partial I_{\rm D}} \, \mathrm{d}V'}.$$ (9.126) In order to evaluate $\partial \mu_{\rm eff}/\partial I_{\rm D}$ , we notice that $$\frac{\partial \mu_{\text{eff}}}{\partial I_{\text{D}}} = \frac{\partial \mu_{\text{eff}}}{\partial E_{x}} \frac{\partial E_{x}}{\partial I_{\text{D}}} = \mu'_{\text{eff}} \frac{\partial E_{x}}{\partial I_{\text{D}}}, \tag{9.127}$$ where $$\mu'_{\text{eff}} \triangleq \frac{\partial \mu_{\text{eff}}}{\partial E_{x}}.$$ (9.128) From (9.120), we have $$\frac{\partial I_{\rm D}}{\partial E_x} = -W(-Q_{\rm i}) \left(\mu_{\rm eff} + \mu'_{\rm eff} E_x\right) = -W(-Q_{\rm i}) \mu_{\rm diff},\tag{9.129}$$ where $\mu_{\text{diff}}$ is the differential mobility defined by (9.3) and which can be written as $$\mu_{\text{diff}} = \frac{\mathrm{d}v_{\text{drift}}}{\mathrm{d}E_x} = \frac{\mathrm{d}(\mu_{\text{eff}}E_x)}{\mathrm{d}E_x} = \mu_{\text{eff}} + \mu'_{\text{eff}}E_x. \tag{9.130}$$ Hence $$\frac{\partial \mu_{\text{eff}}}{\partial I_{\text{D}}} = \frac{\mu'_{\text{eff}}}{-W(-Q_{\text{i}})\mu_{\text{diff}}}.$$ (9.131) Replacing (9.131) in (9.126) finally results in [54] $$G_{\rm s} = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{x + \int_{V_{\rm s}}^{V} \frac{\mu'_{\rm eff}}{\mu_{\rm diff}} \, \mathrm{d}V'}.$$ (9.132) Conductance $G_d$ corresponds to the source transconductance of transistor $M_2$ and is defined as $$G_{\rm d} = G_{\rm ms2} \triangleq -\frac{\rm d}{\rm d}V. \tag{9.133}$$ with the current $I_D$ defined as $$I_{\rm D} = \frac{W}{L_{\rm eff} - x} \int_{V}^{V_{\rm Deff}} (-Q_{\rm i}) \mu_{\rm eff} \, \mathrm{d}V',$$ (9.134) where saturation at the drain and CLM were accounted for by defining $L_{\mathrm{eff}}$ and $V_{\mathrm{Deff}}$ as $$L_{\text{eff}} = \begin{cases} L & \text{for } V_{\text{D}} < V_{\text{D sat}} \\ L - \Delta L & \text{for } V_{\text{D}} \ge V_{\text{D sat}}, \end{cases}$$ (9.135) where $\Delta L$ is the channel reduction due CLM, and $$V_{\text{Deff}} = \begin{cases} V_{\text{D}} & \text{for } V_{\text{D}} < V_{\text{D sat}} \\ V_{\text{D sat}} & \text{for } V_{\text{D}} \ge V_{\text{D sat}}. \end{cases}$$ (9.136) Conductance $G_d$ is then obtained in a similar way than $G_s$ leading to $$G_{\rm d} = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{(L_{\rm eff} - x) + \int_{V}^{V_{\rm Deff}} \frac{\mu'_{\rm eff}}{\mu_{\rm star}} \, {\rm d}V'}.$$ (9.137) The channel conductance $G_{ch}$ at a position x is then easily obtained from (9.116), (9.132), and (9.137) as [54] $$G_{\rm ch} = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{L_{\rm eff} + \int_{V_{\rm S}}^{V_{\rm Deff}} \frac{\mu'_{\rm eff}}{\mu_{\rm diff}} \, {\rm d}V'}.$$ (9.138) The channel slice resistance $\Delta R$ can be calculated in a similar way than $G_d$ , but integrating from x to $x + \Delta x$ instead of L (or $L_{\text{eff}}$ in saturation). After noticing that the voltage drop between x and $x + \Delta x$ is simply equal to $\Delta V = -E_x \Delta x$ , we get [54] $$\frac{1}{\Delta R} = \Delta G = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{\Delta x - \frac{\mu'_{\rm eff}}{\mu_{\rm diff}} E_x \Delta x} = \frac{W(-Q_{\rm i})\mu_{\rm diff}}{\Delta x}.$$ (9.139) Here, we would like to point out that in case of a long-channel MOS transistor, $\mu_{\rm eff}$ is independent of the electric field $E_x$ and hence $\mu'_{\rm eff}=0$ . Conductance $G_{\rm ch}$ and resistance $\Delta R$ then reduce to $$G_{\rm ch} = \mu_{\rm eff}(-Q_{\rm i})\frac{W}{L_{\rm eff}} = \frac{W(-Q_{\rm i})\mu_{\rm eff}}{L_{\rm eff}},$$ (9.140a) $$\Delta R = \frac{\Delta x}{W\mu_{\text{eff}}(-Q_{\text{i}})},\tag{9.140b}$$ which correspond to the expressions (6.9) and (6.10), respectively, which were derived in Section 6.1 for the thermal noise of a long-channel device. Calculation of the current noise source between x and $x + \Delta x$ is a difficult task. This is because, in presence of an electric field, the segment is no longer in equilibrium and in nonequilibrium, the Einstein relation is no longer valid. The method to model device noise in nonequilibrium is to assume that even in nonequilibrium an Einstein-like relation holds between the mobility and the diffusivity $D_n$ (of electrons). One needs to be careful with definitions when making this transition because it often acts as a source of error. The procedure is to define [118–121] $$D_{\rm n} = \frac{kT_{\rm n}\mu_{\rm diff}}{q},\tag{9.141}$$ where $T_n$ is defined as the *noise temperature*. Since $D_n$ is unknown in nonequilibrium, this relationship in general provides nothing new but a definition of $T_n$ . Note that in most of the cases the noise temperature $T_n$ is different from the carrier temperature $T_C$ [118]. It is shown in [118] that $T_n$ becomes equal to $T_C$ when the velocity distribution is heated Maxwellian. It is to be noted that we are considering the inversion layer of the MOS transistor where the carrier density is in the order of $10^{18}$ cm<sup>-3</sup> and that kind of carrier concentration thermalize the distribution function and enforces it to be heated Maxwellian (we are assuming the channel to be nondegenerate) [122–124]. This observation provides a great simplification by expressing diffusivity $D_n$ in terms of known quantities. It allows to write the expression of $S_{\delta I_s^2}$ as [54, 119] $$S_{\delta I_{\rm n}^2} = 4q W(-Q_{\rm i}) \frac{D_{\rm n}}{\Delta x} = 4k T_{\rm C} \frac{W(-Q_{\rm i})\mu_{\rm diff}}{\Delta x} = 4k T_{\rm C} \Delta G,$$ (9.142) where the expression of $\Delta G$ given by (9.139) has been used. It is important to point out that many publications about numerical noise simulation [125–127] as well as [128] use the cord mobility $\mu_{\rm eff}$ instead of the differential mobility $\mu_{\rm diff}$ when replacing the diffusivity. Ref. [128] has also made an additional assumption that the decrease in cord mobility is exactly balanced by the increase in temperature leaving the diffusivity about constant. Device simulations made for a typical 0.18 $\mu$ m N-channel MOS transistor show that the product of the cord mobility times the carrier temperature is actually not constant but increases monotonically from source to drain [54]. This indicates that the increase in temperature is not fully compensated by the decrease in cord mobility. In order to define a noise conductance, (9.142) can be written as $$S_{\delta I_{\rm n}^2} = 4kT_{\rm L} \frac{T_{\rm C}}{T_{\rm L}} \Delta G, \qquad (9.143)$$ where $T_{\rm L}$ is the lattice temperature. The PSD of the drain current fluctuations due to $\delta I_{\rm n}$ is then given by $$S_{\delta I_{\rm D}^2} = 4kT_{\rm L}\frac{T_{\rm C}}{T_{\rm I}}G_{\rm ch}^2\Delta R.$$ (9.144) Replacing $G_{\rm ch}$ by (9.138) and $\Delta R$ by the inverse of (9.139) results in [54] $$S_{\delta I_{\rm D}^2} = 4kT_{\rm L}M\frac{W}{L_{\rm eff}^2}\frac{T_{\rm C}}{T_{\rm L}}\frac{\mu_{\rm eff}^2}{\mu_{\rm diff}}(-Q_{\rm i})\Delta x,$$ (9.145) where [54] $$M \triangleq \frac{1}{\left(1 + \frac{1}{L_{\text{eff}}} \int_{V_{s}}^{V_{\text{Deff}}} \frac{\mu'_{\text{eff}}}{\mu_{\text{diff}}} dV\right)^{2}}.$$ $$(9.146)$$ The PSD of the total noise current fluctuation at the drain $S_{\Delta I_{\rm D}^2}$ can be derived by integrating the PSD due to an elementary contribution $S_{\delta I_{\rm D}^2}$ at position x over the channel assuming that the contribution of each slice at different positions along the channel remains uncorrelated. This leads to [54] $$S_{\Delta I_{\rm D}^2} = 4kT_{\rm L}M\frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \frac{T_{\rm C}}{T_{\rm L}} \frac{\mu_{\rm eff}^2}{\mu_{\rm diff}} (-Q_{\rm i}) \,\mathrm{d}x,$$ (9.147) which can be written as $$S_{\Delta I_{\rm D}^2} \triangleq 4kT_{\rm L}G_{\rm nD},\tag{9.148}$$ and where $G_{\rm nD}$ is the thermal noise conductance at the drain given by $$G_{\rm nD} = M \frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \frac{T_{\rm C}}{T_{\rm L}} \frac{\mu_{\rm eff}^2}{\mu_{\rm diff}} (-Q_{\rm i}) \, \mathrm{d}x.$$ (9.149) Equation (9.149) is very general and does not depend on a particular velocity-field (or mobility-field) model. Nevertheless, the relation between the carrier temperature $T_C$ and the lattice temperature $T_L$ has to be consistent with the field-dependent mobility model. It can be shown that the third velocity-field model (Model 3), which is also used for deriving the channel length reduction $\Delta L$ in Section 9.2, actually arises as an approximation of [122, 123, 129] $$\mu_{\text{eff}} = \mu_z \sqrt{\frac{T_{\text{L}}}{T_{\text{C}}}},\tag{9.150}$$ which gives the relation between carrier temperature and mobility as $$\frac{T_{\rm C}}{T_{\rm L}} = \left(\frac{\mu_z}{\mu_{\rm eff}}\right)^2 = \begin{cases} \left(1 + \frac{|E_x|}{2E_{\rm c}}\right)^2 & \text{for } |E_x| < 2E_{\rm c} \\ \left(\frac{|E_x|}{E_{\rm c}}\right)^2 & \text{for } |E_x| \ge 2E_{\rm c}. \end{cases}$$ (9.151) Using that same mobility-field relation (9.15), we can deduce the following relations: $$\frac{\mu'_{\text{eff}}}{\mu_{\text{diff}}} = \frac{\mu'_{\text{eff}}}{\mu_{\text{eff}} + \mu'_{\text{eff}} E_x} = -\frac{1}{2E_{\text{c}}}$$ (9.152) and $$\frac{\mu_{\text{eff}}^2}{\mu_{\text{diff}}} = \frac{\mu_{\text{eff}}^2}{\mu_{\text{eff}} + \mu_{\text{eff}}' E_x} = \mu_z. \tag{9.153}$$ Note that relations (9.152) and (9.153) are valid only for $|E_x| < 2E_c$ and can be applied only in the nonsaturation region comprised between x and $L_{\rm eff}$ where $|E_x|$ reaches $2E_c$ and $v_{\rm drift}$ becomes equal to $v_{\rm sat}$ . Anyway, as was pointed out earlier, the contribution of the VS region to the total drain noise is null since in the third velocity-field model, the differential mobility is null and therefore, according to (9.139), no noise is produced. Introducing (9.152) into (9.146), the M factor then simply reduces to $$M = \frac{1}{\left(1 - \frac{V_{\text{Deff}} - V_{\text{S}}}{2L_{\text{eff}} \cdot E_{\text{c}}}\right)^{2}},\tag{9.154}$$ whereas using (9.153) in (9.149), $G_{\rm nD}$ becomes $$G_{\rm nD} = M \frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \mu_z \frac{T_{\rm C}}{T_{\rm L}} (-Q_{\rm i}(x)) dx$$ (9.155) again valid for $|E_x| < 2E_c$ , i.e. in the non-saturation region. The effect of mobility reduction due to the vertical field has been discussed in Section 8.2 and is modelled by (8.5). Although the mobility given by (8.5) is a local mobility and includes $q_i$ which depends on the position x along the channel, an effective mobility can be approximated by replacing $q_i$ in (8.5) by an average charge $(q_s + q_d)/2$ . The mobility $\mu_z$ can then be taken out of the integral in (9.155), leading to $$\begin{split} G_{\rm nD} &= M \mu_{\rm z} \frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \frac{T_{\rm C}}{T_{\rm L}} (-Q_{\rm i}(x)) \mathrm{d}x \\ &= M \mu_{\rm z} \frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \left(\frac{\mu_{\rm z}}{\mu_{\rm eff}}\right)^2 (-Q_{\rm i}(x)) \mathrm{d}x \\ &= M \mu_{\rm z} \frac{W}{L_{\rm eff}^2} \int_0^{L_{\rm eff}} \left(1 + \frac{|E_x|}{2E_{\rm c}}\right)^2 (-Q_{\rm i}(x)) \mathrm{d}x, \end{split} \tag{9.156}$$ where (9.151) has been used. Notice that for a long-channel MOS transistor, $\mu_{\rm eff}$ is independent of the electric field $E_x$ and equal to the mobility at low longitudinal field $\mu_{\rm eff} = \mu_z$ and hence $\mu'_{\rm eff} = 0$ and the differential mobility is equal to the cord mobility $\mu_{\rm diff} = \mu_{\rm eff} = \mu_z$ . The carrier temperature $T_{\rm C}$ is then equal to the lattice temperature $T_{\rm L}$ and the effective length $L_{\rm eff}$ is approximately equal to the source-to-drain length L. Factor M is then simply equal to unity and (9.149) and (9.155) then simplify to $$G_{\rm nD} = \mu_z \frac{W}{L^2} \int_0^L [-Q_{\rm i}(x)] \, \mathrm{d}x, \tag{9.157}$$ which corresponds to the long-channel expression (6.15) obtained earlier in Section 6.2. As shown in (9.150), the effect of VS cannot be considered without the effect of carrier heating. On the other hand, the effect of mobility reduction due to the vertical field and CLM can be considered separately. This will be done in the next sections. ## 9.4.2 Effect of VS and Carrier Heating on Thermal Noise In this section we will assume that the effects of mobility reduction due to the vertical field and CLM can be neglected and we will concentrate on the combined effect of VS and carrier heating. This means that $\mu_z = \mu_0$ and $L_{\text{eff}} = L$ . To this purpose we will again use the third velocity-field model (Model 3) defined in (9.15) or its normalized form (9.16). The drain thermal noise conductance accounting for VS and carrier heating only is given by (9.155) with $L_{\rm eff} = L$ and $\mu_z = \mu_0^{-1}$ $$G_{\text{nD(VS+CH)}} = M\mu_0 \frac{W}{L^2} \int_0^L \left(1 + \frac{|E_x|}{2E_c}\right)^2 [-Q_i(x)] dx,$$ (9.158) or in normalized form $$g_{\text{nD(VS+CH)}} \stackrel{\triangle}{=} \frac{G_{\text{nD(VS+CH)}}}{G_{\text{spec}}} = M \int_0^1 \left[ 1 + \frac{e(\xi)}{2} \right]^2 q_i(\xi) \, d\xi, \tag{9.159}$$ where e is the normalized longitudinal field defined by (9.6) and $$M = \frac{1}{\left(1 - \frac{V_{\text{Deff}} - V_{\hat{S}}}{2LE_{c}}\right)^{2}}.$$ (9.160) $g_{nD(VS+CH)}$ can be split into two components $g_{nD(VS)}$ and $g_{nD(CH)}$ : $$g_{\text{nD(VS+CH)}} = g_{\text{nD(VS)}} + g_{\text{nD(CH)}},$$ (9.161) where $g_{nD(VS)}$ accounts for the effects of VS only and is given by $$g_{\text{nD(VS)}} = M \int_0^1 q_{\text{i}} d\xi = M q_{\text{I}},$$ (9.162) <sup>&</sup>lt;sup>1</sup> The fact that only the VS and carrier heating effects are accounted for is indicated by the sign (VS + CH) at the end of the subscript. whereas $g_{nD(CH)}$ accounts for the additional effect of carrier heating and is given by $$g_{\text{nD(CH)}} = M \int_0^1 \left[ e(\xi) + \left( \frac{e(\xi)}{2} \right)^2 \right] q_i(\xi) d\xi,$$ (9.163) Note that even though the integral in (9.162) is the same expression as obtained for the long-channel case, the inversion charge distribution along the channel when VS occurs can be quite different from that without VS as in the long-channel case. Therefore $g_{nD(VS)}$ is not simply equal to M times the long-channel value of $g_{nD}$ as (9.161) might wrongly suggest. For $v_d \le v_{d \, \text{sat}}$ , the normalized noise conductances $g_{\text{nD(VS)}}$ and $g_{\text{nD(CH)}}$ can be found by operating a change of variable from $\xi$ to $q_i$ using (9.22) and (9.36) with the definitions of the normalized velocity v and mobility u given by (9.14) and (9.16) respectively. This results in expressions for $dq_i/d\xi$ and e given by $$\frac{\mathrm{d}q_{\mathrm{i}}}{\mathrm{d}\xi} = \frac{-i_{\mathrm{d}}}{2q_{\mathrm{i}} - \frac{\lambda_{\mathrm{c}}}{2}i_{\mathrm{d}}},\tag{9.164a}$$ $$e = \frac{\lambda_{\rm c} i_{\rm d}}{2q_{\rm i} - \frac{\lambda_{\rm c}}{2} i_{\rm d}},\tag{9.164b}$$ where $i_d$ is given by (9.47). $g_{nD(VS)}$ then becomes $$g_{\text{nD(VS)}} = \frac{M}{i_{\text{d}}} \int_{q_{\text{d}}}^{q_{\text{s}}} q_{\text{i}} \left( 2q_{\text{i}} + \frac{\lambda_{\text{c}}}{2} i_{\text{d}} \right) dq_{\text{i}}$$ $$= \frac{M}{i_{\text{d}}} \left[ \frac{2}{3} \left( q_{\text{s}}^{3} - q_{\text{d}}^{3} \right) - \frac{\lambda_{\text{c}} i_{\text{d}}}{4} \left( q_{\text{s}}^{2} - q_{\text{d}}^{2} \right) \right]. \tag{9.165}$$ Similarly, $g_{\text{nD(CH)}}$ is obtained by replacing in (9.163) e by (9.164b) and d $\xi$ by d $q_i$ given by (9.164a), resulting in $$g_{\text{nD(CH)}} = M \frac{\lambda_{\text{c}}}{2} \left[ q_{\text{s}}^2 - q_{\text{d}}^2 + \frac{\lambda_{\text{c}} i_{\text{d}}}{4} (q_{\text{s}} - q_{\text{d}}) + \left( \frac{\lambda_{\text{c}} i_{\text{d}}}{4} \right)^2 \ln \left( \frac{q_{\text{s}} - \lambda_{\text{c}} / 4 i_{\text{d}}}{q_{\text{d}} - \lambda_{\text{c}} / 4 i_{\text{d}}} \right) \right]. \tag{9.166}$$ For $v_d \ge v_{d \text{ sat}}$ , $g_{\text{nD(VS)}} = g_{\text{nD sat(VS)}}$ , and $g_{\text{nD(CH)}} = g_{\text{nD sat(CH)}}$ which can be obtained by replacing $i_d$ and $q_d$ in (9.165) and (9.166) by (9.49b) and (9.49a) respectively. The corresponding thermal noise parameter can also be split into two components according to $$\delta_{\text{nD(VS+CH)}} = \delta_{\text{nD(VS)}} + \delta_{\text{nD(CH)}}, \tag{9.167}$$ where $\delta_{\text{nD(VS)}} \triangleq g_{\text{nD(VS)}}/q_s$ and $\delta_{\text{nD(CH)}} \triangleq g_{\text{nD(CH)}}/q_s$ . Similarly, the thermal noise excess factor including both VS and carrier heating in saturation is given by $$\gamma_{\text{nD sat(VS+CH)}} = \gamma_{\text{nD sat(VS)}} + \gamma_{\text{nD sat(CH)}},$$ (9.168) where $\gamma_{\text{nD sat(VS)}} \triangleq g_{\text{nD sat(VS)}}/g_{\text{msat}}$ and $\gamma_{\text{nD sat(CH)}} \triangleq g_{\text{nD sat(CH)}}/g_{\text{m sat}}$ with $g_{\text{m sat}}$ given by (9.70). The thermal noise parameter $\delta_{\rm nD(VS)}$ is plotted versus the normalized drain voltage $v_{\rm d} \triangleq V_{\rm D}/U_{\rm T}$ and for $v_{\rm s}=0$ in Figure 9.27(a). It clearly shows that for $\lambda_{\rm c}>0$ , the thermal noise conductance and therefore the thermal noise parameter is lower than the long-channel **Figure 9.27** (a) Thermal noise parameter $\delta_{\text{nD(VS)}}$ accounting for VS only versus normalized drain voltage $v_{\text{d}}$ . (b) Thermal noise parameter $\delta_{\text{nD sat(VS)}}$ and noise excess factor $\gamma_{\text{nD sat(VS)}}$ in saturation versus normalized pinch-off voltage $v_{\text{p}}$ and accounting for VS only value. At first glance, this might be surprising, since there are more inversion charges in the channel due to VS at the drain. It can be explained by the fact that the noise at the drain is transferred from the local noise sources in the channel to the drain through the square of the magnitude of the (trans)conductance, which is proportional to the mobility. Therefore even though there are more charges in the channel, they produce less noise at the drain compared to the situation where the transistor is biased at $V_{\rm DS}=0$ , which is taken as the reference for the definition of the thermal noise parameter $\delta_{\rm nD}$ . Because the transconductance degrades faster than the noise conductance, the situation is different for the noise excess factor accounting for VS $\gamma_{\text{nD sat(VS)}}$ . As opposed to $\delta_{\text{nD sat(VS)}}$ , $\gamma_{\text{nD sat(VS)}}$ deteriorates as the product $\lambda_c q_s$ increases when VS is present. This is illustrated in Figure 9.27(b), where $\delta_{\text{nD sat(VS)}}$ and $\gamma_{\text{nD sat(VS)}}$ are plotted versus $v_p$ for $v_s = 0$ and for different $\lambda_c$ . For $v_p = 20$ ( $V_G - V_{T0} \cong 400\,\text{mV}$ ) and $\lambda_c = 0.50$ ( $L \cong 0.1\,\mu\text{m}$ ), $\gamma_{\text{nD sat(VS)}}$ reaches about 4. $\delta_{\text{nD sat(VS)}}$ and $\delta_{\text{nD sat(CH)}}$ are plotted in Figure 9.28(a) versus $v_{\text{p}}$ and for $v_{\text{s}} = 0$ . As already mentioned above, the $\delta_{\text{nD sat(VS)}}$ noise parameter in saturation is smaller than the long-channel value 2/3 obtained when VS is not present. On the other hand, the term due to carrier heating $\delta_{\text{nD sat(CH)}}$ is increasing from zero, compensating the reduction of $\delta_{\text{nD sat(VS)}}$ so that the sum $\delta_{\text{nD sat(VS+CH)}}$ finally remains slightly above the long-channel value 2/3. $\gamma_{nD\,sat(VS)}$ , $\gamma_{nD\,sat(CH)}$ , and $\gamma_{nD\,sat(VS+CH)}$ are plotted versus $v_p$ and for $v_s=0$ in Figure 9.28(b). On the contrary to $\delta_{nD\,sat(VS+CH)}$ , the effect of carrier heating does not compensate the effect of VS, but it deteriorates $\gamma_{nD\,sat(VS)}$ even further by increasing it significantly from the value without carrier heating. ## 9.4.3 Effects of Vertical Field Mobility Reduction and Channel Length Modulation In addition to VS and carrier heating, the reduction of mobility due to the vertical field and the effect of CLM have also to be accounted for. Mobility reduction due to the vertical field will affect both $\gamma_{nD}$ and $\delta_{nD}$ only through parameter $\lambda_c$ because they are expressed as the ratio of conductances. The CLM effect is discussed in Section 9.2. The effective channel length used in (9.149) can be approximated by $$L_{\text{eff}} = L - \Delta L,\tag{9.169}$$ where $\Delta L$ is given by (9.87a). CLM will affect $\gamma_{nD}$ and $\delta_{nD}$ in different ways. It will affect $\gamma_{nD}$ only through parameter $\lambda_c$ , but for $\delta_{nD}$ , in addition to effecting through $\lambda_c$ , it will increase it by a factor of $\frac{1}{1-\Delta L/L}$ . Some results from the above model are presented in Figures 9.29 and 9.30 for a typical 0.18 $\mu m$ MOSFET (with $E_c = 2$ V/ $\mu m$ , $\theta = 0.3$ , and $\ell = 30$ nm) with different levels of approximation. The noise parameter $\delta_{nD}$ is plotted versus $v_d$ in Figure 9.29(a). When CLM is absent, $\delta_{nD}$ gets saturated for $v_d \geq v_{d\,sat}$ . CLM causes the noise conductance to increase with respect to the drain voltage because the channel length decreases with the drain voltage. Since $G_{ds0}$ is defined at $V_{DS} = 0$ , it is not affected by CLM. As a result $\delta_{nD}$ increases with the drain voltage. Note that this increase is much less when the effect of mobility reduction due to the **Figure 9.28** (a) Thermal noise excess factors in saturation versus normalized pinch-off voltage $v_p$ . $\delta_{nD(VS)}$ accounts for VS only, $\delta_{nD(CH)}$ accounts for carrier heating only, and $\delta_{nD(VS+CH)}$ accounts for both VS and carrier heating. (b) Thermal noise excess factors in saturation versus normalized pinch-off voltage $v_p$ . $\gamma_{nD \, sat(VS)}$ accounts for VS only, $\gamma_{nD \, sat(CH)}$ accounts for carrier heating only, and $\gamma_{nD \, sat(VS+CH)}$ accounts for both VS and carrier heating vertical field is also considered. Mobility reduction due to vertical field results in a higher value of $E_c$ , hence a smaller value of u in (9.87a) which considerably attenuates the effect of CLM. $\delta_{\text{nD sat}}$ is plotted versus $v_p$ in Figure 9.29(b) with the same levels of approximation than $\delta_{\text{nD sat}}$ is plotted versus $v_{\text{p}}$ in Figure 9.29(b) with the same levels of approximation than those used in Figure 9.29(a). When both CLM and mobility reduction due to the vertical field are absent, $\delta_{\text{nD sat}}$ slightly increases with $v_{\text{p}}$ as already shown in Figure 9.27(b). Even when CLM or mobility reduction due to the vertical field is taken into account separately, $\delta_{\text{nD sat}}$ still increases with $v_{\text{p}}$ . It is the combination of both effects which causes $\delta_{\text{nD sat}}$ to decrease with $v_{\text{p}}$ . This behavior and the values obtained in Figure 9.27(b) are in agreement with the earlier **Figure 9.29** (a) Thermal noise parameter $\delta_{nD}$ versus normalized drain voltage $v_d$ . (b) Thermal noise parameter $\delta_{nD \, sat}$ in saturation versus normalized pinch-off voltage $v_p$ . The square and circle symbols represent measurements taken from [130] and [117] respectively. Curve labeled no VMR, no CLM accounts for VS and carrier heating only. Curve labeled with VMR, no CLM accounts for VS, carrier heating, and mobility reduction due to the vertical field. Curve labeled no VMR, with CLM accounts for VS, carrier heating, and CLM. Curve labeled with VMR, with CLM accounts for all four effects, namely VS, carrier heating, mobility reduction due to the vertical field, and CLM results obtained by Scholten [130] and Chen [117] which are represented by the symbols in Figure 9.27(b). Finally, $\gamma_{nD \text{ sat}}$ is plotted versus $v_p$ in Figure 9.30 again with the same approximations as above. The plots indicate that the effect of vertical field greatly modifies $\gamma_{nD \text{ sat}}$ . From the high values obtained earlier when including VS and carrier heating, the effect of mobility reduction due to the vertical field brings $\gamma_{nD \text{ sat}}$ back to values close to 2. This can be explained by **Figure 9.30** Thermal noise excess factor $\gamma_{nD \, sat}$ in saturation versus normalized pinch-off voltage $v_p$ . Curve labeled no VMR, no CLM accounts for VS and carrier heating only. Curve labeled with VMR, no CLM accounts for VS, carrier heating, and mobility reduction due to the vertical field. Curve labeled no VMR, with CLM accounts for VS, carrier heating, and CLM. Curve labeled with VMR, with CLM accounts for all four effects, namely VS, carrier heating, mobility reduction due to the vertical field, and CLM considering that $\gamma_{nD \, sat}$ decreases as the product $\lambda_c q_s$ decreases and vertical mobility reduction directly reduces $\lambda_c$ . CLM only slightly increases $\gamma_{nD \, sat}$ to a value of about 2.5. ## 9.4.4 Summary If only the VS effect is considered, then the noise conductance $G_{\rm nD}$ becomes smaller compared to the long-channel value. The reason is that the higher noise due to the increase of the inversion charge in the channel required to sustain the drain current with a reduced or even limited velocity is strongly attenuated by the reduction of the transfer function from the local noise source in the channel to the drain terminal caused by the mobility degradation due to VS. Since $G_{\rm ds0}$ is not affected by this mobility reduction, the noise parameter $\delta_{\rm nD}$ also gets reduced. However, the gate transconductance is strongly affected by VS and hence the resulting $\gamma_{\rm nD\, sat}$ increases above unity. VS cannot be considered without carrier heating. The latter has an opposite effect than VS on both $\delta_{nD}$ and $\gamma_{nD}$ , overcompensating the reduction observed in $\delta_{nD \, sat}$ and further increasing $\gamma_{nD \, sat}$ . For channel length of the order of 0.1 $\mu$ m, $\delta_{nD \, sat}$ approximately goes back to values slightly larger than the long-channel value 2/3, whereas $\gamma_{nD \, sat}$ can become larger than 1, typically equal to about 8–10 for an overdrive voltage $V_G - V_{T0}$ of about 0.5 V. Mobility degradation due to the vertical field causes both $G_{nD}$ and $\delta_{nD}$ to decrease slightly because it affects them only through the $\lambda_c$ parameter. But it affects $\gamma_{nD\,sat}$ very strongly because of the increase in $\lambda_c q_s$ , bringing it back to values close to 2. CLM tends to increase all the noise parameters, especially at higher drain (or lower gate) voltages. In summary, the effect of VS and carrier heating try to partly balance each other and also the effect of mobility degradation due to the vertical field and CLM show opposite trends. #### 212 SHORT-CHANNEL EFFECTS We can conclude from the above discussion that because of the presence of counteracting effects, it was possible in the past to present compact thermal noise models without accounting for all the effects simultaneously and accurately. As the above factors affect $\gamma_{nD}$ and $\delta_{nD}$ differently, it is therefore very important to distinguish between the thermal noise parameter $\delta_{nD}$ and the thermal noise excess factor $\gamma_{nD}$ . This careful definition of $\delta_{nD}$ and $\gamma_{nD}$ might eventually explain the discrepancies observed between values measured by Scholten [130] and Abidi [131]. # 10 The Extrinsic Model The previous chapters were exclusively devoted to the analysis of the intrinsic part of the transistor, defined as the region comprised between the oxide and substrate on top and bottom, and the source and drain junctions on each side. Although the fundamental behavior is indeed dictated by the intrinsic part, the extrinsic part also plays an increasingly important role when either reducing the dimensions and/or increasing the operating frequency. This chapter looks at the different components that constitute this extrinsic part. It starts with the access resistances, which include the source and drain resistances as well as the gate and bulk resistances. They are all presented in Section 10.2. The regions beyond each end of the intrinsic channel include the important overlap capacitances and part of the source and drain access resistances. They are discussed in Section 10.3 with a particular emphasis on their bias dependence. The source and drain junctions are presented in Section 10.4. Finally, Section 10.5 presents the additional noise due to the extrinsic components. #### 10.1 EXTRINSIC PART OF THE DEVICE Most of the previous chapters were focused on the so-called *intrinsic part* of the MOS transistor. It is defined by the inside part of the dashed rectangle shown in Figure 10.1 delimited by the source and drain junctions on each side, by the gate oxide and gate electrode on the top and by the substrate on the bottom. This is obviously the most important part of the MOS transistor, since it represents the active part of the device offering the transconductance and enabling amplification. To access the source and drain intrinsic terminals (nodes si and di in Figure 10.1(a)) requires the source and drain extensions (SDE), as well as the source and drain diffusions which are covered with a silicide and contacted by a via. All these parts add some parasitic access resistances which are modeled by the source and drain resistances $R_{\rm S}$ and $R_{\rm D}$ . The latter are made of several parts that will be further discussed in Section 10.2.1. The gate is made of polysilicon which is usually covered by silicide in order to lower the gate resistance. Although this resistance is small (in the order of a few $\Omega/\Box$ ), it might be important to account for it particularly for RF IC design, where even small series resistances can count. The access to the gate can also be modeled by a simple gate resistance $R_{\rm G}$ . The modeling of the substrate **Figure 10.1** (a) Definition of the extrinsic part of the MOS transistor and the extrinsic components including the series access resistances, the overlap parasitic capacitances, and the junction parasitic capacitances. (b) Simple equivalent circuit of the extrinsic part corresponding to (a) access is a bit more difficult since it strongly depends on the device layout. Modeling it by a simple substrate series resistance $R_{\rm B}$ is usually sufficient in most cases. More accurate models used for RF IC design will be discussed in more details in Section 11.4.2. In addition to the four series access resistances $R_{\rm S}$ , $R_{\rm D}$ , $R_{\rm G}$ , and $R_{\rm B}$ , there are also additional parasitic capacitances. The overlap capacitances between gate and source $C_{\rm GSo}$ and between gate and drain $C_{\rm GDo}$ are due to the overlap of the gate and gate oxide over the SDE. These overlap arise after forming the SDE, by lateral diffusion of the SDE dopants under the gate. These overlap capacitances are made of several parts some of which are bias dependent and will be discussed further in Section 10.3.1. There is also a gate-to-bulk overlap capacitance $C_{\rm GBo}$ which is due to the extension of the gate electrode above the field oxide and on top of the substrate. In addition, the source and drain junctions and their extensions are modeled by the diodes $D_{\rm S}$ between the bulk and the source and $D_{\rm D}$ between the bulk and the drain. As explained in Section 10.4, in dynamic operation they are modeled by two junction capacitances $C_{\rm BSj}$ and $C_{\rm BDj}$ . The latter are obviously bias dependent and are also made of several parts. Although it is always possible to model the device in great detail taking into account every little series resistances and capacitances, this results in an accurate but usually very complex equivalent circuit. Furthermore, all the components of this equivalent circuit can most of the time not be extracted from experiments in an accurate way, or some not at all. It is therefore important to find the right trade-off between the accuracy required by the circuit designers, which always depends on the circuit application, and the complexity of the equivalent circuit used for the design and the simulations. Also note that most of the parasitic components are distributed resistances and capacitances, which are then modeled by lumped elements. The equivalent circuit shown in Figure 10.1(b) modeling the extrinsic part of the MOS transistor is usually accurate enough for most of the circuit design applications. One exception might be RF circuits, where an even more elaborate equivalent circuit might be required, particularly for the substrate network. This will be discussed further in Chapter 11. The next sections will discuss each extrinsic component in more detail, particularly its scaling and eventual bias dependence. **Figure 10.2** (a) Components of the source and drain access resistances (on the right) and approximative current flow (on the left). (b) Contact resistance per unit width versus the diffusion width showing that above a certain value $H_{\rm dif}$ , the resistance does not scale as $1/L_{\rm sal}$ because most of the current flows within the salicide instead of going from the bottom of the salicide to the diffusion #### 10.2 ACCESS RESISTANCES #### 10.2.1 Source and Drain Resistances As shown in Figure 10.2(a), the source and drain access resistances are made of several parts including the resistance due to the via $R_{\text{via}}$ , the resistance of the salicide $R_{\text{sal}}$ , the contact resistance between the salicide and the junction diffusion $R_{\text{con}}$ , and the resistance of the SDE $R_{\text{sde}}$ . The source (drain) resistance is then given by the series connection of all these components: $$R_{S(D)} = R_{sde} + R_{con} + R_{sal} + R_{via} \cong R_{sde} + R_{con}.$$ (10.1) The SDE and salicide resistances are scaling as $$R_{\rm sde} = \frac{L_{\rm dif}}{W} R_{\rm sde} \square, \tag{10.2a}$$ $$R_{\rm sal} = \frac{L_{\rm sal}}{W} R_{\rm sal} \square, \tag{10.2b}$$ where $L_{\rm dif}$ is the length of the SDE and $L_{\rm sal}$ is the half width of the salicide region as shown in Figure 10.2(a). $R_{\rm sde}$ and $R_{\rm sal}$ are the sheet resistances of the SDE and the salicide, respectively, which have typical values in the $k\Omega$ range for $R_{\rm sde}$ and in the $\Omega$ range for $R_{\rm sal}$ . The total via resistance $R_{\rm via}$ depends on the number of via per source or drain diffusion with a typical resistance of a few $\Omega$ per via. As can be seen from the above numbers, the total resistance is usually dominated by the contact and the SDE resistances. Note that the contact resistance $R_{\rm con}$ per unit of finger width does not scale with the salicide length $L_{\rm sal}$ above a certain minimum value defined as $H_{\rm dif}$ as shown in Figure 10.2(b). This is due to the fact that most of the current flows within the salicide instead of going to the diffusion because of the latter higher resistivity as illustrated in Figure 10.2(a). Therefore, increasing the salicide length above $H_{\rm dif}$ does not reduce the contact resistance even though the bottom contact area between salicide and silicon is increased. As shown in Figure 10.3, the SDE resistance $R_{\text{sde}}$ is made of two parts: $R_{\text{sde-ov}}$ , which is in the overlap region below the gate and $R_{\text{sde-sp}}$ which is outside the gate overlap region below Figure 10.3 SDE resistance splits into the bias-independent part $R_{\text{sde-sp}}$ situated below the spacer and the bias-dependent part $R_{\text{sde-ov}}(V_G, V_{S(D)})$ located in the overlap region the spacer: $$R_{\text{sde}} = R_{\text{sde-sp}} + R_{\text{sde-ov}}(V_{\text{G}}, V_{\text{S(D)}}). \tag{10.3}$$ As Figure 10.3 illustrates, the resistance $R_{\text{sde-ov}}$ depends on the inversion state of this gate overlap region and hence depends on $V_{\rm G}-V_{\rm S}$ on the source side and on $V_{\rm G}-V_{\rm D}$ on the drain side. On the other hand, resistance $R_{\text{sde-sp}}$ can be considered as bias independent. Since the gate-to-bulk and drain-to-bulk voltages are usually positive and the source-to-bulk is zero or positive, the overlap regions on the source and drain sides are most of the time biased in accumulation. Increasing the gate-to-bulk voltage will attract even more electrons on the surface and hence reduce the overlap resistances. Note that it is important to account for this bias dependence in order to accurately predict the harmonic distortion [132]. Since the SDE region length $L_{\rm dif}$ is almost constant, the total source and drain resistances $R_{\rm S}$ and $R_{\rm D}$ scale only with the finger width and the number of fingers according to $$R_{\rm S(D)} \cong R_{\rm con} + R_{\rm sde}(V_{\rm G}, V_{\rm S(D)}) \cong \frac{0.5 R_{\rm dsw}(V_{\rm G}, V_{\rm S(D)})}{W},$$ (10.4) where $R_{\rm dsw}$ is the total source and drain resistance per unit width. $R_{\rm dsw}$ is typically in the $k\Omega \mu m$ range. The bias dependence of the source and drain access resistances is illustrated in Figure 10.4, where the total source and drain access resistance is plotted versus the gate-to-source voltage for two different oxide thicknesses [133]. Because of the voltage drop across the source and drain series resistances, the voltages at the intrinsic nodes are smaller than the applied external voltages. Since the current is determined by the intrinsic voltages, the transconductances from the external terminals are smaller than the intrinsic transconductances. This can be easily verified using the small-signal equivalent circuit shown in Figure 10.5. The effective transconductances are given by $$G_{\text{meff}} \triangleq \left. \frac{\partial I_{\text{D}}}{\partial V_{\text{G}}} \right|_{V_{\text{S}}, V_{\text{D}}} = \frac{G_{\text{m}}}{D}$$ (10.5a) $$G_{\text{mseff}} \triangleq -\frac{\partial I_{\text{D}}}{\partial V_{\text{S}}} \bigg|_{V_{\text{G}}, V_{\text{D}}} = \frac{G_{\text{ms}} + G_{\text{ds}}}{D}$$ (10.5b) $$G_{\text{mdeff}} \stackrel{\triangle}{=} \left. \frac{\partial I_{\text{D}}}{\partial V_{\text{D}}} \right|_{V_{\text{C}} V_{\text{S}}} = \frac{G_{\text{md}} + G_{\text{ds}}}{D},$$ (10.5c) **Figure 10.4** Bias dependence of the source and drain resistance (Reproduced by permission of IEEE from [133]) **Figure 10.5** Small-signal schematic for calculating the degradation of transconductance due to the source and drain resistances where $$D \triangleq 1 + (G_{\text{ms}} + G_{\text{ds}})R_{\text{S}} + (G_{\text{md}} + G_{\text{ds}})R_{\text{D}}$$ $$\approx 1 + G_{\text{ms}} R_{\text{S}} \quad \text{(in saturation)}.$$ (10.6) As indicated by (10.5), the intrinsic transconductances are reduced by this factor D which is approximately equal to $1 + G_{\text{ms}} R_{\text{S}}$ in saturation. Similar considerations can be drawn for the drain current which is lowered by the presence of the source and drain series resistances. #### 10.2.2 The Gate Resistance The gate resistance starts to play a role typically when it gets equal or larger than the inverse of the gate transconductance. It will not only affect the transistor operation at high frequency, but can also have an effect at low frequency. Indeed, $R_{\rm G}$ becoming larger than $1/G_{\rm m}$ will contribute to noise at both low and high frequency, and will also change the frequency behavior at high frequency. It is therefore important to account for it when designing very low-noise circuits Figure 10.6 Layout of a typical large multifinger device operating at low frequency, for example sensors front-ends, and at high frequency when designing for example low-noise amplifiers. The transistors used in such circuits are usually made very large and are laid out as multifinger devices as shown in Figure 10.6 for a number of fingers $N_{\rm f}=4$ . The gate resistance is made of several parts: the resistance $R_{\rm Gtop}$ corresponding to the part that is on top of the channel (in darker gray in Figure 10.6), resistance $R_{\rm Gext}$ corresponding to the part that is outside the channel region (in lighter gray in Figure 10.6), resistance $R_{\rm Gvia}$ corresponding to the vias between metal 1 and the silicided polysilicon and resistance $R_{\rm Gcon}$ corresponding to the contact resistance between the silicide and the polysilicon [134]: $$R_{\rm G} = R_{\rm Gtop} + R_{\rm Gext} + R_{\rm Gvia} + R_{\rm Gcon}. \tag{10.7}$$ The part of the gate resistance that is on top and across of the channel $R_{\text{Gtop}}$ is modeled by $$R_{\text{Gtop}} = \frac{1}{3} \frac{W_{\text{f}}}{N_{\text{f}} L_{\text{f}}} R_{\text{G}\square},$$ (10.8) where $R_{G\square}$ is the gate silicide sheet resistance, $W_f$ is the finger length (corresponding to the channel width of a single finger) and $L_f$ is the finger width corresponding to the drawn gate length. The factor 1/3 appearing in (10.8) accounts for the distributed nature of $R_{\text{Gtop}}$ as illustrated in Figure 10.7 in order to correctly predict the maximum oscillation frequency [135]. Note that the distributed gate resistance along the channel can be neglected since the finger is usually much longer than wide ( $W_f \gg L_f$ ). Figure 10.7 Distributed gate and channel resistances The resistance of the part outside the channel region $R_{Gext}$ depends very much on the geometry and where the gate contacts are placed. In case the gate is contacted along the vertical metal line as shown in Figure 10.6, $R_{Gext}$ is simply given by $$R_{\text{Gext}} = \frac{W_{\text{ext}}}{N_{\text{f}} L_{\text{f}}} R_{\text{G}\square}. \tag{10.9}$$ The via resistance $R_{\text{Gvia}}$ depends on the number of via $N_{\text{via}}$ according to $$R_{\text{Gvia}} = \frac{R_{\text{via}}}{N_{\text{via}}},\tag{10.10}$$ where $R_{\text{via}}$ is the resistance of a single via. The silicide-to-polysilicon contact resistance is defined by $$R_{\text{Gcon}} = \frac{\rho_{\text{con}}}{N_{\text{f}} W_{\text{f}} L_{\text{f}}},\tag{10.11}$$ where $1/\rho_{con}$ is the silicide-to-polysilicon specific conductance (in A/V m<sup>2</sup>). Note that the total gate resistance given by (10.7) can be significantly decreased by connecting the gate on both sides. As shown in Figure 10.8, if the gate resistance is contacted only on **Figure 10.8** (a) Different parts of the gate resistance; (b) contacting the gate at both ends decreases the gate resistance by approximately a factor 4 one side, the total gate resistance is given by (10.7). On the other hand, if the gate is contacted on both sides and the metal is assumed to have a negligible resistance compared to the other components, we have $$R_{\rm G} \cong \frac{R_{\rm Gtop}}{4} + \frac{R_{\rm Gext}}{2} + \frac{R_{\rm Gvia}}{2} + R_{\rm Gcon},$$ (10.12) which is about four times smaller than the one side contact case corresponding to (10.7). If the layout constraints allow, it is therefore recommended to contact the gate on both sides in order to minimize the gate resistance for the given geometry. In technologies typically older than $0.18~\mu m$ , the gate current could be completely neglected. Hence, the dc voltage drop across the gate resistance could also be neglected and therefore the gate resistance had no effect on the dc transistor operation. This is no longer the case for ultradeep submicron technologies, where the gate oxide is so thin that a dc tunneling current starts to flow through this oxide. In this case, there is also a small voltage drop across the gate resistance that can also affect the dc operation of the transistor. #### 10.3 OVERLAP REGIONS ### 10.3.1 Overlap Capacitances The different capacitances forming the extrinsic gate-to-source and gate-to-drain parasitic capacitances are shown in Figure 10.9. They are made mainly of three capacitances: the overlap capacitance $C_{\rm ov}$ , the inner fringing-field capacitance $C_{\rm if}$ , and the outer fringing-field capacitance $C_{\rm of}$ $$C_{\text{GS(D)o}} = C_{\text{ov}}(V_{\text{G}}, V_{\text{S,(D)}}) + C_{\text{if}}(V_{\text{G}}, V_{\text{S,(D)}}) + C_{\text{of}}.$$ (10.13) Note that $C_{\text{ov}}(V_{\text{G}}, V_{\text{S,(D)}})$ and $C_{\text{if}}(V_{\text{G}}, V_{\text{S,(D)}})$ are strongly bias dependent, whereas $C_{\text{of}}$ can be considered as bias independent. A simple way to model the bias-dependent overlap capacitance $C_{ov}$ is to define an effective overlap length $L_{ov-eff}$ corresponding to the part of the total overlap length $L_{ov}$ that is constituting **Figure 10.9** Different parts of the total overlap capacitances: the inner fringing-field capacitance $C_{\text{if}}$ , the overlap capacitance $C_{\text{ov}}$ , and the outer fringing-field capacitance $C_{\text{of}}$ . Note that there is also a fringing-field capacitance $C_{\text{fr}}$ between the gate electrode and the via **Figure 10.10** Bias dependence of $C_{if}$ and $C_{ov}$ when the SDE is (a) in inversion, (b) in depletion, and (c) in accumulation the bottom plate of $C_{ov}$ as shown in Figure 10.10 [56]: $$C_{\text{ov}}(V_{\text{G}}) \triangleq W L_{\text{ov-eff}}(V_{\text{G}})C_{\text{ox}}.$$ (10.14) Depending on the gate voltage, the overlap region can be either in accumulation when the gate voltage is larger than the flat-band voltage of the SDE region $V_{\rm FB(SDE)}$ (which is close to zero volt [56]) (Figure. 10.10(c)), or in depletion when $V_{\rm G} < V_{\rm FB(SDE)}$ (Figure. 10.10(b)), or even in inversion when $V_{\rm G} < V_{\rm FB(SDE)}$ (Figure. 10.10(a)). As shown in Figure 10.10(c)), the overlap capacitance is maximum in accumulation ( $V_G > V_{FB(SDE)}$ ) for which the effective overlap length $L_{ov-eff}$ is about equal to the total overlap length $L_{ov}$ : $$C_{\text{ov}}(V_{\text{G}} > V_{\text{FB(SDE)}}) \cong C_{\text{ov-max}} \triangleq W L_{\text{ov}} C_{\text{ox}}.$$ (10.15) For $V_{\rm G} < V_{\rm FB(SDE)}$ , the overlap capacitance is smaller than $C_{\rm ov-max}$ and can be modeled empirically by $$C_{\text{ov}} = \begin{cases} C_{\text{ov-max}} & \text{for } V_{\text{G}} \ge V_{\text{FB(SDE)}} \\ \frac{C_{\text{ov-max}}}{1 + \frac{|V_{G}|}{V_{Gov}}} & \text{for } V_{\text{G}} < V_{\text{FB(SDE)}}, \end{cases}$$ (10.16) where $C_{\text{ov-max}}$ is given by (10.15) and $V_{\text{Gov}}$ is a fitting parameter that can be extracted from measurement as explained in [56]. The inner fringing-field capacitance is also bias dependent. When the gate voltage is lower than the channel flat-band voltage, the device is in accumulation and the layer of free holes in the channel region is electrically disconnected from the $n^+$ SDE regions and shields the fringing capacitances reducing them to zero. When $V_G$ increases, the device enters the depletion regime where $C_{if}$ reaches its maximum. As $V_G$ increases further, the device enters in strong inversion and an inversion layer is formed. The inner fringing-field capacitance is again shielded by the inversion layer and decreases down to zero. This behavior is modeled by [56] $$C_{\rm if} = C_{\rm if\text{-}max} \exp \left[ -\left( \frac{V_{\rm G} - V_{\rm FB} - \Phi_{\rm F}/2}{3\Phi_{\rm F}/2} \right)^2 \right],$$ (10.17) where $C_{\text{if-max}}$ is given by $$C_{\text{if-max}} \triangleq W \frac{\epsilon_{\text{si}}}{3\pi} \ln \left[ 1 + \frac{x_j}{t_{\text{ox}}} \sin \left( \frac{\pi}{2} \frac{\epsilon_{\text{ox}}}{\epsilon_{\text{si}}} \right) \right],$$ (10.18) where $x_i$ is the depth of the SDE (not the junction). Finally, the outer fringing-field capacitance can be considered as bias independent and is approximated by [56] $$C_{\text{of}} = W \frac{2\epsilon_{\text{ox}}}{\pi} \ln\left(1 + \frac{t_{\text{poly}}}{t_{\text{ox}}}\right). \tag{10.19}$$ The above model for $C_{\rm GS(D)o}$ is plotted in Figure 10.11(a) versus $V_{\rm G}$ for $V_{\rm D}=V_{\rm S}=0$ and for two different values of the SDE region doping $N_{\rm sde}$ . It shows that the overlap capacitance $C_{\rm ov}$ dominates the extrinsic capacitance $C_{\rm GS(D)o}$ . Also note the effect of the inner fringing-field component which introduces a little bump in the characteristic. Figure 10.11(b) shows the total gate-to-source (gate-to-drain) capacitance including both the intrinsic and extrinsic parts. It shows that the extrinsic component dominates in the weak and depletion regions, whereas the intrinsic dominates in the moderate and strong inversion regions. **Figure 10.11** (a) Effect of the inner fringing-field capacitance given by (10.17) on the total overlap capacitance gate voltage bias dependence. (b) Bias dependence of the total gate-to-source (gate-to-drain) capacitance for different channel lengths (Reproduced by permission of Elsevier Ltd. from [56]) There is also an overlap capacitance $C_{\rm GBo}$ between the gate and the substrate. It is due to the gate extending outside the channel, Since it is along the channel, it is proportional to the gate length $$C_{\rm GBo} = CGBO L_{\rm G}, \tag{10.20}$$ where CGBO is a capacitance per unit length and $L_G$ is the gate drawn length. ## 10.3.2 Overlap Gate Leakage Current In addition to the gate leakage current between the gate and the channel region as discussed in Section 8.6, the source and drain overlap regions also contribute to the gate leakage current and may dominate in some bias conditions [112]. #### 10.4 SOURCE AND DRAIN JUNCTIONS ## 10.4.1 Source and Drain Diodes Large-Signal Model As shown in Figure 10.1, the source and drain junctions are simply modeled by two diodes $D_{\rm S}$ and $D_{\rm D}$ connected between bulk and source and bulk and drain, respectively. They are characterized by the classical current-voltage relation $$I_{\rm j} = -I_{\rm s} \left( \exp \frac{-V_{\rm R}}{\eta U_{\rm T}} - 1 \right), \tag{10.21}$$ where $V_{\rm R}$ is the reverse voltage applied across the junction, i.e., $V_{\rm R}=V_{\rm SB}$ on the source side and $V_{\rm R}=V_{\rm DB}$ on the drain side and $I_{\rm S}$ is given by $$I_{\rm s} = q A_{\rm D} n_{\rm i}^2 \left( \frac{D_{\rm p}}{L_{\rm p} N_{\rm diff}} + \frac{D_{\rm n}}{L_{\rm n} N_{\rm b}} \right),$$ (10.22) where $D_{\rm n}$ , $D_{\rm p}$ and $L_{\rm n}$ , $L_{\rm p}$ are the diffusion coefficients and diffusion length of electrons and holes, respectively. $N_{\rm b}$ and $N_{\rm diff}$ are the doping concentrations in the P-type substrate and in the N-type source and drain junctions, respectively. The ideality factor $\eta$ is ideally equal to unity when the current is dominated by the diffusion current and gets larger than 1 when accounting for recombination and high injection. In reverse mode, equation (10.21) indicates that the current saturates to $I_{\rm s}$ as soon as $V_{\rm R} > 5\eta U_{\rm T}$ . But this is without accounting for the generation current due to generation of electron—hole pairs in the depletion region. Actually, in reverse bias, the current is dominated by this generation current which is given by $$I_{\rm gen} = \frac{q A_{\rm D} n_{\rm i} d}{\tau_{\rm g}},\tag{10.23}$$ where $A_{\rm D}$ is the diode cross-sectional diode area, $\tau_{\rm g}$ is the generation time constant of the carrier in the depletion region, and d is the depletion width which depends on the reverse voltage $V_R$ according to $$d = \sqrt{\frac{2\epsilon_{\rm si}}{q}} \frac{N_{\rm b} + N_{\rm diff}}{N_{\rm b} N_{\rm diff}} \sqrt{V_{\rm R} + \Phi_{\rm B}}, \tag{10.24}$$ where $\Phi_{\rm B}$ is the built-in potential $$\Phi_{\rm B} = U_{\rm T} \ln \frac{N_{\rm b} N_{\rm diff}}{n_{\rm i}^2}.$$ (10.25) In most cases the junctions are N<sup>+</sup>-P type with $N_{\rm diff} \gg N_{\rm b}$ and (10.24) simplifies to $$d \cong \sqrt{\frac{2\epsilon_{\rm si}}{q N_{\rm b}}} \sqrt{V_{\rm R} + \Phi_{\rm B}}.$$ (10.26) The current flowing in the reverse-biased source (drain) junction is then given by $$I_{S(D)B} \cong I_s + I_{gen} \tag{10.27}$$ and depends on the bias voltages mainly through the generation current $I_{gen}$ . If the reverse bias voltage is increased further, so does the electric field in the depletion region until it reaches a critical value $E_{\rm jc}$ corresponding to the avalanche breakdown voltage $V_{\rm br}$ $$V_{\rm br} = \frac{\epsilon_{\rm si} E_{\rm jc}^2}{2q} \left( \frac{1}{N_{\rm b}} + \frac{1}{N_{\rm diff}} \right). \tag{10.28}$$ Equation (10.28) shows that the breakdown voltage decreases when increasing the doping on either side of the junction. As shown in Figure 10.12(a), as soon as $V_R$ gets slightly larger than $V_{\rm br}$ , the reverse current starts to increase sharply. The small-signal equivalent circuit of the diodes is shown in Figure 10.12(c), where the junction capacitances are described in Section 10.4.2 and the differential conductances in Section 10.4.3. ## 10.4.2 Source and Drain Junction Capacitances The source and drain junction capacitances $C_{\rm BSj}$ and $C_{\rm BDj}$ of Figure 10.12(c) model the variations of the depletion charge due to a change of the depletion width. A junction capacitance can be simply modeled as a parallel plate capacitor with silicon as dielectric and separated by a distance d $$C_{\rm j} = \frac{\epsilon_{\rm si}}{d},\tag{10.29}$$ **Figure 10.12** Modeling of the source and drain junctions: (a) current–voltage characteristic; (b) large-signal model; (c) small-signal equivalent circuit where $C_j$ is actually a capacitance per unit area. Note that even though (10.29) is usually derived assuming an abrupt junction (or step profile), it is actually valid for any doping profile. On the other hand, the voltage dependence given in (10.24) assumes abrupt junctions. The junction capacitance can be rewritten as $$C_{\rm j} = \frac{C_{\rm j0}}{\sqrt{1 + \frac{V_{\rm R}}{\Phi_{\rm B}}}},\tag{10.30}$$ where $C_{j0}$ is the value of the capacitance (per unit area) at equilibrium (i.e., for $V_R = 0$ ) $$C_{\rm j0} \triangleq \sqrt{\frac{\epsilon_{\rm si}q}{2\Phi_{\rm B}}} \frac{N_{\rm b} N_{\rm diff}}{N_{\rm b} + N_{\rm diff}} \cong \sqrt{\frac{\epsilon_{\rm si} q N_{\rm b}}{2\Phi_{\rm B}}}.$$ (10.31) Note that the above equation holds only for $V_R > -\Phi_B$ , which is usually the case since the junction have to be reverse biased in order to maintain the diode leakage current small compared to the drain current. In real diodes, the doping profile is not abrupt as assumed in the derivation of (10.30). For practical diodes the one-half exponent in (10.30) is replaced by the grading coefficient m, resulting in the following expression for $C_j$ $$C_{\rm j} = \frac{C_{\rm j0}}{\left(1 + \frac{V_{\rm R}}{\phi_{\rm B}}\right)^m},\tag{10.32}$$ where m typically ranges between 0.2 and 0.5. Since the doping levels are very different on top and on bottom of the junctions and in the SDE regions, the junction capacitances have to be split into several parts: $$C_{\text{BS(D)j}} = A_{\text{S(D)}} C_{\text{jbw}} + (P_{\text{S(D)}} - W_{\text{eff}}) C_{\text{jsw}} + W C_{\text{jswg}},$$ (10.33) where $C_{\rm jbw}$ refers to the bottom-wall capacitance per unit area, $C_{\rm jsw}$ to the side-wall capacitance per unit length of the perimeter that is on the isolated sides, and $C_{\rm jswg}$ to the side-wall capacitance per unit length of the part of the perimeter that is along the gate and the SDE region. $A_{\rm S}$ ( $A_{\rm D}$ ) is the total source (drain) diffusion area, $P_{\rm S}$ ( $P_{\rm D}$ ) is the total source (drain) diffusion perimeter, and W is the total transistor width. Note that for devices that are inside a well, an additional junction capacitance $C_{\rm BB'j}$ between the well and the substrate has to be considered. The latter is decomposed into $$C_{\text{BB'j}} = A_{\text{W}} C_{\text{jbww}} + P_{\text{W}} C_{\text{jsww}}, \qquad (10.34)$$ where $C_{\rm jbww}$ refers to the bottom-wall capacitance per unit area and $C_{\rm jsww}$ to the side-wall capacitance per unit length of the well. $A_{\rm W}$ corresponds to the total well area, whereas $P_{\rm W}$ is the total well perimeter. #### 10.4.3 Source and Drain Junction Conductances The source and drain junctions small-signal schematic should be completed with two differential conductances $G_{\rm BSj}$ and $G_{\rm BDj}$ that are connected in parallel with the junction capacitances as shown in Figure 10.12(c). The conductances are obtained by differentiating the expression of the leakage current (10.27) resulting in $$G_{\rm BS(D)j} = \frac{A_{\rm D}n_{\rm i}}{\tau_{\rm g}} \frac{N_{\rm b} + N_{\rm diff}}{N_{\rm b} N_{\rm diff}} C_{\rm j} \cong \frac{A_{\rm D}n_{\rm i}}{\tau_{\rm g} N_{\rm b}} C_{\rm j}. \tag{10.35}$$ These conductances can often be neglected since they are usually much smaller than the intrinsic (trans)conductances and output conductance $G_{\rm ds}$ . However, they may become nonnegligible at very low channel current, for which the intrinsic (trans)conductances become very small, or if the effect of $G_{\rm ds}$ has been canceled as is the case in a cascode configuration. #### 10.5 EXTRINSIC NOISE SOURCES The different noise sources appearing at low frequency in a MOS transistor are represented in the small-signal schematic of Figure 10.13.<sup>1</sup> The overall noise is usually dominated by the intrinsic part of the device representing the active part and corresponding in Figure 10.13 to the noise source $I_{\rm nD}$ [114, 134]. It comprises both the flicker and thermal noise due to the channel, which were already presented in Sections 6.2 and 6.3. In addition, all the access resistances, namely the source and drain resistances $R_{\rm S}$ and $R_{\rm D}$ but also the gate and the substrate resistances $R_{\rm G}$ and $R_{\rm B}$ are also noisy and contribute to the thermal and to some extend also to the flicker noise (see Section 6.3.3). They are represented in Figure 10.13 by the noise current sources $I_{\rm nRS}$ , $I_{\rm nRD}$ , $I_{\rm nRG}$ , and $I_{\rm nRB}$ respectively. If their contributions to the flicker noise is neglected, <sup>&</sup>lt;sup>1</sup> This small-signal equivalent circuit does not include the noise appearing at high frequency. The latter are discussed in Chapter 13. Figure 10.13 Low-frequency small-signal equivalent circuit with the main noise sources, including the sources coming from the extrinsic part of the transistor they show only thermal noise and have power spectral densities (PSD) given by $$S_{I_{\rm nRS}^2} = \frac{4kT}{R_{\rm S}},\tag{10.36a}$$ $$S_{I_{\text{nRD}}^2} = \frac{4kT}{R_{\text{D}}},\tag{10.36b}$$ $$S_{I_{\text{nRG}}^2} = \frac{4kT}{R_{\text{G}}},$$ (10.36c) $$S_{I_{\rm nRB}^2} = \frac{4kT}{R_{\rm B}}.$$ (10.36d) The leakage currents $I_{SB}$ and $I_{DB}$ of the source-to-bulk and drain-to-bulk junctions also contribute as shot noise. They are represented in Figure 10.13 by the noise current sources $I_{\rm nBS}$ and $I_{nBD}$ which have PSD given by $$S_{I_{\rm ng}^2} = 2q I_{\rm SB},\tag{10.37a}$$ $$S_{I_{\text{nBS}}^2} = 2qI_{\text{SB}},$$ (10.37a) $S_{I_{\text{nBD}}^2} = 2qI_{\text{DB}},$ (10.37b) where q is the elementary charge. As discussed in Section 8.6, in deep submicron technologies the gate oxide is so thin that a tunneling current is flowing in the gate. This current is split between the source and the drain, giving rise to a current $I_{GS}$ flowing from the intrinsic gate (gi) to the intrinsic source (si) and #### 228 THE EXTRINSIC MODEL another current $I_{GD}$ flowing from the intrinsic gate (gi) to the intrinsic drain (di). Both of these currents show shot noise. They are represented in Figure 10.13 by the noise current sources $I_{nGS}$ and $I_{nGD}$ having PSD $$S_{I_{nGS}^2} = 2q I_{GS},$$ (10.38a) $S_{I_{nGD}^2} = 2q I_{GD}.$ (10.38b) $$S_{I_{rGD}^2} = 2q I_{GD}. (10.38b)$$ The conductances $G_{GS}$ and $G_{GD}$ in Figure 10.13 represent the small-signal differential conductances corresponding to these leakage currents. # Part III # The High-Frequency Model The aggressive scaling of CMOS technologies which is going on since more than 25 years has allowed to increase the number of transistors per chips and hence extend the functionality and in the same time dramatically push the speed performance. Although these tremendous speed improvements have been mainly driven by the requirements of VLSI digital chips, they can also be exploited for analog RF circuits. Today, ultradeep submicron (UDSM) technologies have catched-up or even surpassed the transit frequencies achieved by bipolar transistors. This clearly opens the door to full CMOS highly integrated solutions for wireless applications. After several years of intensive research that has demonstrated the feasibility of using CMOS technologies for RF applications, real products using CMOS also for the RF portion of a chip are now emerging. Several examples of single-chip systems, including the radio transceiver together with the baseband digital processor and fully integrated in CMOS, are on the market today. Nevertheless, the design of RF ICs for real products remains a challenge due to the strong constraints on power consumption and noise that leave little margins for the RF IC designer. It is therefore crucial to be able to accurately predict the performance of CMOS RF circuits in order to improve design efficiency and reduce time-to-market. This requires MOS transistor models that are accurate over a wide range of bias, from dc to RF and for a large set of geometries. Part III presents an overview of the high-frequency aspects of MOS transistor modeling for RF IC design. Chapter 11 presents the equivalent circuit at RF, whereas Chapter 12 focuses on the small-signal circuit. RF thermal noise is finally presented in Chapter 13. # 11 Equivalent Circuit at RF This chapter first presents the structure and layout of a typical RF MOS transistor. It then briefly looks at what is really changing when moving to higher frequency. Several figures of merit widely used to evaluate and compare different devices and technologies are defined in Section 11.3. They include the transit frequency, the maximum frequency of oscillation, and the minimum noise figure. Section 11.3.4 points out that the moderate inversion offers a good trade-off between the power consumption, the low-voltage operation, the noise, and the linearity, all being of major importance for designing RF circuits. Section 11.4 then presents the equivalent large-signal circuit valid at RF. It highlights the importance of a correct modeling of the substrate. #### 11.1 RF MOS TRANSISTOR STRUCTURE AND LAYOUT RF MOS transistors are usually designed as large devices in order to achieve the desired transconductance required to meet the RF requirements. As shown in Figure 11.1, they are usually laid out as multifinger devices, because in deep submicron CMOS processes, the maximum finger length (corresponding to the unit transistor width $W_f$ ) is limited. This is due to the so-called "narrow-line effect" increasing the silicided polysilicon sheet resistance as the finger width (corresponding to the transistor gate length $L_f$ ) decreases due to grain boundary problems [136]. Typical devices have up to 10 or more fingers. The total transistor effective width is then simply $W = N_f W_f$ . #### 11.2 WHAT CHANGES AT RF? When increasing the operating frequency for a given transistor, the characteristics such as the gain or the transconductance (or more precisely the transadmittance) start to degrade. The sources of this degradation must be distinguished between those coming from the intrinsic part of the device (the channel region) and those related to the extrinsic part of the transistor (i.e., all the parasitic components discussed in Chapter 10). The frequency limit of the intrinsic part Figure 11.1 Layout of a typical RF MOS transistor is set by the frequency $\omega_{qs}$ delimiting QS and NQS operation given by (5.32) which is repeated here for convenience $$\omega_{\rm qs} = \omega_{\rm spec} \, \Omega_{\rm qs}(q_{\rm s}, q_{\rm d}),$$ (11.1) where $\omega_{\rm spec}$ is defined in (5.33) as $\omega_{\rm spec} \triangleq \mu U_{\rm T}/L_{\rm f}^2$ and $\Omega_{\rm qs}(q_{\rm s},q_{\rm d})$ is the normalized QS frequency, which is bias dependent according to (5.32). In strong inversion and saturation, (5.32) reduces to (5.34) which is repeated below $$\Omega_{\rm qs} \cong \frac{15}{2} q_{\rm s} = \frac{15}{2} \sqrt{i_{\rm f}} = \frac{15}{4} \frac{V_{\rm P} - V_{\rm S}}{U_{\rm T}}.$$ (11.2) In order not to have any degradations due to NQS operation, the QS frequency $\omega_{qs}$ has to be higher than the operating frequency (typically by a factor 5–7). This condition is achieved by increasing $\Omega_{qs}$ either by choosing a sufficiently high bias for a given channel length or by increasing $\omega_{spec}$ by reducing the channel length at a given bias or both. Note that, as stated by (5.33), the QS frequency at a given operating point is inversely proportional to the square of the channel length, as long as there is no velocity saturation. The limitations due to the extrinsic part are strongly related to the layout, but in general the frequency limitations are mainly due to the extrinsic capacitances and particularly the capacitance at the drain, namely the drain-to-bulk junction capacitance $C_{\rm BDj}$ and the gate-to-drain overlap capacitance $C_{\rm GDo}$ . The latter also affects the signal coupling between the gate and the drain Some of the limitations described above are characterized by several figures of merit which evaluate the ability of a device to operate at RF. They are discussed in Section 11.3. #### 11.3 TRANSISTOR FIGURES OF MERIT # 11.3.1 Transit Frequency A very common way to characterize the high-frequency performance of an active device is to look at the frequency at which the extrapolated current gain $h_{21}$ of a small-signal Figure 11.2 Small-signal common-source amplifier as a two-port network common-source amplifier stage falls to unity. The current gain $h_{21}$ of such a two-port shown in Figure 11.2 is given by $$h_{21} \triangleq \frac{I_2}{I_1}\Big|_{V_2=0} = \frac{Y_{21}}{Y_{11}} = \frac{G_{\rm m} - j\,\omega(C_{\rm m} + C_{\rm GD})}{j\,\omega C_{\rm G}} \cong \frac{G_{\rm m}}{j\,\omega C_{\rm G}} = \frac{\omega_{\rm t}}{j\,\omega},$$ (11.3) where $I_1$ corresponds to the small-signal current entering the gate terminal (Port 1) and $I_2$ corresponding to the small-signal current entering the drain terminal (Port 2). Frequency $\omega_t$ is the unity gain transit frequency given by $$\omega_{\rm t} = \frac{G_{\rm m}}{C_{\rm G}} = \frac{G_{\rm m}}{C_{\rm Gi} + C_{\rm Go}} = \omega_{\rm spec} \frac{g_{\rm m}}{c_{\rm Gi} + c_{\rm Go}},$$ (11.4) where $C_{Gi}$ is the total intrinsic capacitance at the gate defined by $$C_{\text{Gi}} \stackrel{\triangle}{=} C_{\text{OX}} c_{\text{Gi}} = C_{\text{GSi}} + C_{\text{GDi}} + C_{\text{GBi}}, \tag{11.5}$$ where $C_{\text{OX}} \triangleq WL_{\text{f}}C_{\text{ox}}$ . According to (5.51a) and (5.52), the total gate capacitance $C_{\text{Gi}}$ simplifies to $$C_{\text{Gi}} = \frac{C_{\text{OX}}}{n} (n - 1 + c_{\text{GSi}} + c_{\text{GDi}}),$$ (11.6) where $c_{\rm GSi}$ and $c_{\rm GDi}$ are the normalized intrinsic gate-to-source and gate-to-drain capacitances given by (5.50). In strong inversion and saturation, according to (5.53) $c_{\rm GSi} \cong 2/3$ and $c_{\rm GDi} \cong 0$ , resulting in $$C_{\text{Gi}} \cong C_{\text{OX}} \left( 1 - \frac{1}{3n} \right). \tag{11.7}$$ $C_{\text{Go}}$ is the total overlap capacitance at the gate (see Figure 10.1): $$C_{\text{Go}} \triangleq C_{\text{OX}} c_{\text{Go}} = C_{\text{GSo}} + C_{\text{GDo}} + C_{\text{GBo}}.$$ (11.8) Neglecting the fringing-field components of the gate-to-source and gate-to-drain overlap capacitances, they can be approximated by $$C_{\text{GSo}} = C_{\text{GDo}} \cong WL_{\text{ov}}C_{\text{ox}}.$$ (11.9) Usually $C_{\text{GBo}} < C_{\text{GSo}} + C_{\text{GDo}}$ and $C_{\text{Go}}$ can be roughly approximated by $$C_{\text{Go}} \cong 2WL_{\text{ov}}C_{\text{ox}}.\tag{11.10}$$ The transit frequency in strong inversion and saturation is then approximately $$\omega_{\rm t} \cong \frac{\omega_{\rm spec}}{1 - \frac{1}{3n} + \frac{2L_{\rm ov}}{L_{\rm f}}} \frac{n(V_{\rm P} - V_{\rm S})}{U_{\rm T}}.$$ (11.11) Equation (11.11) shows that $\omega_t$ is actually a fraction of the QS frequency $\omega_{qs}$ given by $$\frac{\omega_{\rm t}}{\omega_{\rm qs}} \cong \frac{4}{15} \frac{n}{1 - \frac{1}{3n} + \frac{2L_{\rm ov}}{L_{\rm f}}}.$$ (11.12) For a minimum length device, the overlap length can be a significant fraction of the gate length. Assuming for example that $L_{ov}/L_{\rm f} = 0.2$ , n = 1.2, $\omega_{\rm t}$ is about 3.5 times smaller than $\omega_{\rm os}$ . This transit frequency can be fairly high (typically above 100 GHz) and sometimes cannot be measured directly. It can nevertheless be extracted from a lower frequency measurement of $h_{21}$ according to $$\omega_{\mathsf{t}} = \Im\{h_{21}\}\omega_{\mathsf{spot}},\tag{11.13}$$ where $\omega_{\text{spot}}$ is a sufficiently low frequency (typically 1 GHz) at which the current gain $h_{21}$ shows a -20 dB/dec slope. An example of measured current gain $h_{21}$ calculated from the de-embedded Y-parameters of an RF N-channel MOS transistor is plotted in Figure 11.3(a) for a specific bias. The curve labeled "analytic (full)" corresponds to the gain $h_{21}$ calculated from (11.3) directly with the Y-parameters, whereas curve labeled "analytic (simple)" is obtained from the approximation given in (11.3). It shows that the analytic expressions and the simulations are very close to the measured results. Since $G_{\rm m}$ and $C_{\rm G}$ are both bias dependent, $f_{\rm t}$ is also. This is illustrated in Figure 11.4 which plots the transit frequency versus the inversion factor for two devices in saturation having two different channel lengths and for three different drain bias voltages. Figure 11.4(a) has a lin-log scale and clearly indicates that $f_t$ reaches a maximum called the peak $f_t$ $f_{t-peak}$ . This maximum corresponds to the situation where the gate voltage starts to become large enough for the transistor to leave saturation and enter in the linear region. When entering the linear region, the drain transconductance $G_{\rm md}$ starts to increase and hence the gate transconductance $G_{\rm m}$ $(G_{\rm ms}-G_{\rm md})/n$ starts to decrease since the source transconductance $G_{\rm ms}$ remains constant. Also, the intrinsic gate-to-drain capacitance starts to increase from nearly zero to a value close to that of the gate-to-source capacitance. The combined effect of $G_{\rm m}$ decrease and $C_{\rm GDi}$ increase results in a sharp $f_1$ drop. Note that it is very important to correctly model the bias dependence also of the overlap capacitances and particularly $C_{\mathrm{GDo}}$ to accurately model $f_{\mathrm{t}}$ in this region. Figure 11.5 shows how the peak $f_t$ scales with the transistor length. From (11.4), $\omega_t$ is proportional to $\omega_{\rm spec}$ which is inversely proportional to $L_{\rm f}^2$ . $\omega_{\rm t}$ should therefore scale as $1/L_{\rm f}^2$ which is about the case in the regions above 0.25 $\mu$ m. Below that, $f_{t-peak}$ tends to increase slower than at the $1/L_f^2$ rate. This is due to the effect of velocity saturation. Indeed, at high bias and **Figure 11.3** Measured, simulated, and analytic results for the current gain $h_{21}$ : (a) for the extraction of the transit frequency $f_t$ and the unilateral power gain U; (b) for the extraction of the maximum frequency of oscillation for short-channel devices, the carriers enter velocity saturation. As explained in Section 9.1.3, when the carrier velocity is saturated, the transconductance in saturation does not depend on the channel length anymore as stated by (9.62). The gate transconductance is then given by $$G_{\text{m sat}} \cong WC_{\text{ox}}v_{\text{sat}},\tag{11.14}$$ resulting in a transit frequency given by $$\omega_{\rm t} \cong \frac{v_{\rm sat}}{L_{\rm f}(1 - \frac{1}{3n} + \frac{2L_{\rm ov}}{L_{\rm f}})},$$ (11.15) which scales only as $1/L_f$ . This explains the -1 slope followed by the points that are below 0.25 $\mu$ m in Figure 11.5. **Figure 11.4** Transit frequency versus inversion factor for two channel lengths and three drain bias voltages: (a) lin–log scale [49]; (b) log–log scale [52] (Reproduced by permission of IEEE from [49] and [52]) Figure 11.5 also shows that sub $0.1~\mu m$ devices can reach transit frequencies higher than 100~GHz. # 11.3.2 Maximum Frequency of Oscillation $f_{max}$ The transit frequency is only a very simple and partial way to characterize the ability of a device to operate at RF. Another figure of merit that also accounts for the gate resistance $R_{\rm G}$ and the drain-to-bulk capacitance $C_{\rm GD}$ can be defined from the unilateral power gain U corresponding to the maximum available gain of a two-port (corresponding to the transducer **Figure 11.5** Peak transit frequency versus gate length (Reproduced by permission of IEEE from [137]) gain with matched source and load impedances, i.e., $Y_G = Y_{11}^*$ and $Y_L = Y_{22}^*$ ) with its feedback transadmittance neutralized (i.e., $Y_{12} = 0$ ) [138]. The advantage of using the unilateral power gain is that it can be defined even if the two-port is unstable in matched condition. The unilateral power gain can be expressed from the Y-parameters as [138] $$U = \frac{|Y_{21}|^2}{4(G_{11}G_{22} - G_{12}G_{21})},$$ (11.16) where $G_{kl} \triangleq \Re\{Y_{kl}\}$ with $k, l \in \{1, 2\}$ . Deriving the Y-parameters from the simple QS small-signal model presented in Figure 5.14 leads to $$U \cong \frac{G_{\rm m}^2}{4R_{\rm G}C_{\rm G}(G_{\rm DS}C_{\rm G} + G_{\rm m}C_{\rm GD})\omega^2} \cong \frac{G_{\rm m}}{4R_{\rm G}C_{\rm G}C_{\rm GD}\omega^2} = \left(\frac{\omega_{\rm max}}{\omega}\right)^2,\tag{11.17}$$ where $\omega_{\text{max}}$ is the frequency at which the extrapolated unilateral gain reaches unity. It is given by $$\omega_{\text{max}} \cong \frac{G_{\text{m}}}{2\sqrt{R_{\text{G}}C_{\text{G}}(G_{\text{DS}}C_{\text{G}} + G_{\text{m}}C_{\text{GD}})}} \cong \frac{1}{2}\sqrt{\frac{G_{\text{m}}}{R_{\text{G}}C_{\text{G}}C_{\text{GD}}}} \cong \frac{1}{2}\sqrt{\frac{\omega_{\text{t}}}{R_{\text{G}}C_{\text{GD}}}}.$$ (11.18) Equation (11.18) shows that the smaller the $R_GC_{GD}$ product the higher $\omega_{max}$ . Therefore, the $R_GC_{GD}$ product is sometimes also used as a figure of merit. The unilateral power gain is plotted in Figure 11.3(b) versus frequency for the same device and bias point used for calculating the current gain and the transit frequency. Unlike the current gain, the unilateral power gain shows some resonance after which it decreases faster than $-20\,\mathrm{dB/dec}$ . This higher slope region is not shown in Figure 11.3(b) because the measurements were performed only up to 10 GHz. The value of $\omega_{\mathrm{max}}$ extrapolated from the $-20\,\mathrm{dB/dec}$ slope can therefore be significantly higher than the actual value of $\omega$ at which U becomes unity. It is therefore important to specify how $f_{\text{max}}$ has been obtained from the measured data, either by the point at which U is equal to unity if the measurements go at sufficiently high frequency or by extrapolation with a -20 dB/dec slope in case $f_{\text{max}}$ cannot be measured directly. Note that the latter method is more advantageous and usually preferred since it gives higher (but erroneous!) values of $f_{\text{max}}$ . ## 11.3.3 Minimum Noise Figure Having a sufficiently high $f_t$ and $f_{max}$ and hence a high gain is not the only requirement for RF active devices. They should also have as little noise as possible. This feature is measured by the noise factor F or noise figure $NF \triangleq 10 \log F$ . The noise factor is defined as the ratio of the total noise power measured at some point along the amplification chain (usually at the output) to the noise produced by the input generator only and measured at that same point. We will come back to these definitions in more details in Section 13.1. The noise factor depends on the generator admittance and becomes minimum for a particular value of this generator admittance. This situation corresponds to noise matching. The minimum value of the noise factor $F_{\min}$ (or minimum noise figure $NF_{\min}$ ) represents what the device can ultimately achieve in terms of minimum thermal noise contribution and is therefore often used as a figure of merit. It is not that easy to find a simple analytical expression for the minimum noise factor of an RF MOS transistor that is accurate. Nevertheless, some approximations discussed in more details in Section 13.3.2 lead to the following very simple expression $$F_{\min} \cong 1 + \frac{\omega}{\omega_t},$$ (11.19) which accounts for all the dominant noise contributions. Equation (11.19) shows that the noise factor is a function of frequency and is directly linked to the transit frequency. It actually starts to degrade proportionally to frequency when the operating frequency gets higher than the transit frequency. This is illustrated in Figure 11.6(a) which plots the available power gain and Figure 11.6 (a) Minimum noise figure $NF_{min}$ and available power gain $G_a$ versus frequency at a given operating point; (b) minimum noise figure $NF_{min}$ versus drain bias current density for three different operating frequencies (Reproduced by permission of IEEE from [137]) the minimum noise figure verus frequency for a given operating point. This plot also illustrates the fact that the minimum noise figure is obviously minimum when the gain is maximum. Since the minimum noise figure depends on the transit frequency, it also depends on the bias. Figure 11.6(b) shows the minimum noise figure versus the drain bias current density (current per transistor width) for three different operating frequencies. It clearly shows that there is an optimum bias point where $NF_{\min}$ is minimum. Note that this optimum bias occurs about at the same current density for the three different frequencies. #### 11.3.4 Moderate and Weak Inversion for RF Circuits The high transit frequency of ultradeep submicron (UDSM) CMOS processes can be traded with power consumption to implement RF circuits operating in the gigahertz frequency range. This can be done by moving the operating point from strong inversion to moderate or even weak inversion, in order to spend just the required power to achieve the desired performance. There are several advantages to bias the transistor in moderate or weak inversion. The first advantage is the increase of the current efficiency (measured by the $G_{\rm m}/I_{\rm D}$ ratio) which results in a further reduction of the power consumption. Secondly, the decrease of the bias voltages results in lower electrical fields within the device. This avoids velocity saturation and hot electron effects. Having no velocity saturation results in $f_{\rm t}$ scaling as $1/L_{\rm f}^2$ compared to only $1/L_{\rm f}$ when velocity saturation is present. This means that scaling is more effective for devices biased in the weak and moderate inversion region than in strong inversion. Thirdly, having no hot electron effects avoids the increase of the noise excess factor. Finally, the reduction of the bias voltages better accommodates the use of low supply voltages that are imposed by the scaling of UDSM technologies. On the other hand, moving toward weak inversion changes the $I_{\rm D}-V_{\rm G}$ characteristic from a quasi-quadratic to an exponential function, which clearly degrades the device linearity. Moderate inversion therefore represents a good trade-off between power consumption, noise, and linearity. Part of the power is just used to fight against the extrinsic components such as the overlap and junction capacitances. There might be a concern that the time constants in moderate and weak inversion might be completely dominated by these extrinsic components and therefore counterbalance the advantage of the current efficiency increase. A way to investigate this issue is by looking at the total transit time $\tau_t$ defined as $\tau_t \triangleq 1/(2\pi f_t)$ , which can be decomposed into $\tau_t \triangleq \tau_i + \tau_e$ , where $\tau_i = C_{\text{Gi}}/G_{\text{m}}$ corresponds to the transit time of the intrinsic part with $C_{\text{Gi}}$ being the total gate intrinsic capacitance $C_{\text{Gi}} = C_{\text{GSi}} + C_{\text{GDi}} + C_{\text{GBi}}$ . The time constant $\tau_i$ ultimately represents the lowest time constant the device can achieve for a given operating point. The time constant $\tau_e$ corresponds to the additional delay introduced by the extrinsic part of the device due to the overlap capacitances and the series resistances: $$\tau_{\rm e} = \frac{C_{\rm Go}}{G_{\rm m}} + R_{\rm D} C_{\rm GD} + nR_{\rm S} \left( C_{\rm GB} + C_{\rm GD} + \frac{n-1}{n} C_{\rm GS} \right),$$ (11.20) where $C_{\rm Go}=C_{\rm GSo}+C_{\rm GDo}+C_{\rm GBo}$ is the total gate overlap capacitance. Usually the contributions of the source and drain series resistances can be neglected and hence $\tau_{\rm e}\cong C_{\rm Go}/G_{\rm m}$ . **Figure 11.7** Transit frequency versus inversion factor in saturation for two channel lengths and three drain bias voltages (Reproduced by permission of Springer from [48]) The transit times $\tau_i$ , $\tau_e$ , and $\tau_t$ are plotted together with the transit frequency $f_t$ in Figure 11.7(a) versus the inversion factor. The ratio between the extrinsic and the intrinsic transit times is plotted in Figure 11.7(b), which shows that extrinsic parasitics account for about 40% of the total transit time in strong inversion and about 50% in moderate inversion. This means that the ratio of parasitic to intrinsic time constants does not degrade dramatically when moving the operating point from strong to moderate inversion. This is another good reason for moderate inversion to be considered for RF operation with deep submicron devices in order to meet the low-voltage and low-power requirements. #### 11.4 EQUIVALENT CIRCUIT AT RF # 11.4.1 Equivalent Circuit at RF A cross section of a single-finger MOS transistor is presented in Figure 11.8(a). Although it is always possible to have a detailed equivalent circuit that accounts for all the physical elements Figure 11.8 (a) Single finger RF MOS transistor cross section with box representing the substrate network connecting the intrinsic bulk node bi and nodes sb and db to the actual bulk terminal B. (b) Equivalent RF circuit with substrate network box that are part of the RF MOS transistor, it is often too complex to be implemented as a compact model or a subcircuit for circuit simulation purpose. Moreover, many of the component values would be difficult or even impossible to extract and the subcircuit would contain too many internal nodes which would significantly reduce the simulation efficiency. Like it is often the case in modeling, a trade-off has to be found between accuracy and efficiency. A good compromise is obtained when simplifying the complete detailed equivalent circuit to the one presented in Figure 11.8(b). This equivalent circuit is made of the intrinsic part of the MOS transistor, corresponding to the active part of the device and represented in Figure 11.8(b) by the MOS transistor symbol. All the other elements are only parasitic components corresponding to the extrinsic part of the device. They are made essentially of capacitances and resistances that play an increasingly important role as the operating frequency rises. Both the intrinsic model and the extrinsic components have already been described in details in previous chapters. The substrate network box represents the part of the substrate that connects the intrinsic substrate terminal bi, the bottom terminals of the $D_{BS}$ and $D_{BD}$ diodes as well as the bottom terminal of the gate-to-bulk overlap capacitance $C_{\rm GBo}$ to the actual substrate terminal B. The latter will be discussed in more details in the next section. Note that the equivalent circuit of Figure 11.8(b) does not include the parasitic components related to the test structure, such as the pad capacitances, the lead series resistances, and inductances. The latter will have to be carefully de-embedded from the measurements to bring the reference planes close to the useful device. For example, all the measurements presented afterward have been cautiously de-embedded using a two-step procedure [139, 140]. ## 11.4.2 Intradevice Substrate Coupling and Substrate **Resistive Networks** At high frequency, the impedances of the junction capacitances become small enough for the RF signal at the drains to couple to the nearby source diffusions and to the bulk contact through the junction capacitances and the substrate as illustrated in Figure 11.9(a). The doping levels of UDSM CMOS processes are sufficiently high so that the substrate can be considered as purely Figure 11.9 (a) Intradevice substrate coupling and equivalent substrate network. (b) Equivalent circuit with resistive substrate network [136, 141]. (c) Equivalent circuit with simplified $\Pi$ equivalent resistive substrate network [48, 49, 52] resistive and hence this coupling can be modeled by a simple resistive network. Depending on the technology and on the frequency range to be covered, this network can reduce to a simple resistance or may need to be more complex. Many different substrate resistive networks have been proposed in the literature. A good compromise is to use the $\Pi$ resistive circuit made of resistances $R_{SDB}$ , $R_{DSB}$ , $R_{BS}$ , and $R_{BD}$ as shown in Figure 11.9(b) [141]. Resistances $R_{SDB}$ and $R_{\rm DSB}$ represent all the coupling occurring from drains to sources, whereas $R_{\rm BS}$ and $R_{\rm BD}$ correspond to the coupling from source and drain to bulk. The partitioning of the total resistance $R_{\rm SDB} + R_{\rm DSB}$ between $R_{\rm SDB}$ and $R_{\rm DSB}$ by choosing the location of the intrinsic substrate node bi is not straightforward. On the other hand, the total resistance $R_{\rm SDB} + R_{\rm DSB}$ is usually small compared to $R_{\rm BS}$ and $R_{\rm BD}$ and simulations have shown that connecting the intrinsic node bieither to the left or to the right of these resistances has very little influence on the Y-parameters. Therefore, the intrinsic substrate node bi can be connected to the source side, and series resistances $R_{\text{SDB}}$ and $R_{\text{DSB}}$ can be replaced by a single resistance [48, 49, 52]. This is done in Figure 11.9(c) where only resistance $R_{\text{DSB}}$ has been kept while $R_{\text{SDB}}$ has been set to zero. This is advantageous for circuit simulation since it simplifies the circuit by saving one component and one node, but it makes the circuit slightly unsymmetrical. It is however a good trade-off which from experience has shown to be sufficient for most RF circuit simulations [48,49,52]. Figure 11.10 shows the cross sections of multifinger RF MOS transistors where only the most important substrate resistances have been drawn. In order to match the equivalent circuit shown in Figure 11.9(c), the equivalent capacitances and resistances have to be calculated from the individual capacitances and resistances shown in Figure 11.10. Since all the source (drain) diffusions are connected together via metal layers (assumed to have negligible resistances compared to the substrate resistances), the junction capacitances $C_{\rm BSj}$ and $C_{\rm BDj}$ can reasonably be approximated as the parallel connection of all individual source and drain junction capacitances: $$C_{\text{BSj}} = \sum_{k=1}^{N_{\text{s}}} C_{\text{BSjk}},$$ (11.21a) $$C_{\text{BDj}} = \sum_{k=1}^{N_{\text{d}}} C_{\text{BDjk}},$$ (11.21b) where $N_s$ and $N_d$ are the number of source and drain diffusions, respectively and $N_f = N_s + N_d$ is the total number of fingers. The same applies for the substrate drain-to-source, source-to-bulk, and respectively drain-to-bulk resistances: $$\frac{1}{R_{\text{DSB}}} = \sum_{k=1}^{N_{\text{f}}} \frac{1}{R_{\text{DSBk}}},$$ (11.22a) $$\frac{1}{R_{\rm BS}} = \sum_{k=1}^{N_{\rm s}} \frac{1}{R_{\rm BSk}},\tag{11.22b}$$ $$\frac{1}{R_{\rm BD}} = \sum_{k=1}^{N_{\rm d}} \frac{1}{R_{\rm BDk}}.$$ (11.22c) By symmetry, all the individual source (drain) junction capacitances are equal to the one of a single source (drain) diffusion $C_{\text{BSjk}} \cong C_{\text{BSjf}}$ ( $C_{\text{BDjk}} \cong C_{\text{BDjf}}$ ). The same is valid for the Figure 11.10 Substrate resistances for (a) even and (b) odd number of fingers individual drain-to-source substrate resistances, leading to $$C_{\rm BSi} \cong N_{\rm s} C_{\rm BSif},$$ (11.23a) $$C_{\rm BDj} \cong N_{\rm d} C_{\rm BDjf},$$ (11.23b) $$R_{\rm DSB} \cong \frac{L_{\rm f}}{N_{\rm f} W_{\rm f}} R_{\rm DSB\text{-}sh},$$ (11.23c) where $C_{\rm BSjf}$ and $C_{\rm BDjf}$ are the junction capacitances of a single source and drain diffusion and $R_{\rm DSB-sh}$ is the drain-to-source substrate sheet resistance. The calculation of the source-to-bulk and drain-to-bulk substrate resistances needs to distinguish between even and odd number of fingers as shown in Figure 11.10. For the even number of fingers transistor (c.f. Figure 11.10(a)), $R_{\rm BS1} \ll R_{\rm BS2}$ and $R_{\rm BS4} \ll R_{\rm BS3}$ since the outer source diffusions are closer to the bulk contact than the inner source diffusions and by symmetry $R_{\rm BS1} \cong R_{\rm BS4}$ and $R_{\rm BD1} \cong R_{\rm BD2}$ , resulting in $$\frac{1}{R_{\rm BS}} \cong \frac{1}{R_{\rm BS1}} + \frac{1}{R_{\rm BS4}} \cong \frac{2}{R_{\rm BS1}},$$ (11.24a) $$\frac{1}{R_{\rm BD}} \cong \frac{1}{R_{\rm BD1}} + \frac{1}{R_{\rm BD2}} \cong \frac{2}{R_{\rm BD1}},$$ (11.24b) for $N_{\rm f}$ even. For an odd number of fingers (c.f. Figure 11.10(b)), $R_{\rm BS1} \ll R_{\rm BS2}$ , $R_{\rm BD1} \ll R_{\rm BD2}$ and $R_{\rm BS1} \cong R_{\rm BD1}$ , which results in $$R_{\rm BS} \cong R_{\rm BD} \cong R_{\rm BS1}.$$ (11.25) From (11.24) and (11.25), resistances $R_{\rm BS}$ and $R_{\rm BD}$ are basically dominated by the source (drain) diffusions which are the closest to the substrate contact. Their scaling strongly depends on the geometry of the bulk contact. For example, if there are only bulk contacts at each end of the device as shown in Figure 11.11(a), $R_{\rm BS}$ and $R_{\rm BD}$ are determined mainly by the source and drain diffusions that are the closest to the substrate contact, resulting in a scaling with the finger width $$\frac{1}{R_{\rm BS}} \cong \frac{2W_{\rm f}}{r_{\rm BS-end}},\tag{11.26a}$$ $$\frac{1}{R_{\rm BD}} \cong \frac{2W_{\rm f}}{r_{\rm BD-end}},\tag{11.26b}$$ Figure 11.11 (a) Intradevice substrate coupling and equivalent substrate network; (b) equivalent circuit with resistive substrate network for $N_{\rm f}$ even and $$\frac{1}{R_{\rm BS}} \cong \frac{W_{\rm f}}{r_{\rm BS-end}},\tag{11.27a}$$ $$\frac{1}{R_{\rm BD}} \cong \frac{1}{R_{\rm BS}},\tag{11.27b}$$ for $N_{\rm f}$ odd, where $r_{\rm BS-end}$ and $r_{\rm BD-end}$ are the source-to-bulk and drain-to-bulk substrate resistances for a unit width. The scaling law becomes much more complex in the more realistic case where the substrate contact partly surrounds the diffusions ("horseshoe" substrate contact of Figure 11.11(b)). In this case, part scales with the finger width and part depends on the length of the lateral substrate contact which is proportional to the number of fingers $$\frac{1}{R_{\rm BS}} \cong \frac{2W_{\rm f}}{r_{\rm BS-end}} + \frac{N_{\rm s}}{r_{\rm lat}},\tag{11.28a}$$ $$\frac{1}{R_{\rm BD}} \cong \frac{2W_{\rm f}}{r_{\rm BD-end}} + \frac{N_{\rm d}}{r_{\rm lat}},\tag{11.28b}$$ for $N_{\rm f}$ even and $$\frac{1}{R_{\rm RS}} \cong \frac{W_{\rm f}}{r_{\rm RS-end}} + \frac{(N_{\rm f} + 1)/2}{r_{\rm lat}},$$ (11.29a) $$\frac{1}{R_{\rm BD}} \cong \frac{1}{R_{\rm BS}},\tag{11.29b}$$ for $N_{\rm f}$ odd. $r_{\rm lat}$ is the lateral source-to-bulk and drain-to-bulk substrate resistances per source and drain diffusion. The substrate resistances $R_{\rm BS}$ , $R_{\rm BD}$ , and $R_{\rm DSB}$ are in principle also bias dependent due to changes of the depletion width around the diffusions which affect the length of the resistive path. As stated by (11.23c), for a large number of fingers, $R_{\rm DSB}$ becomes much smaller than $R_{\rm BS}$ and $R_{\rm BD}$ so that it can be ignored. Resistances $R_{\rm BS}$ and $R_{\rm BD}$ can then be considered as being connected in parallel and can be replaced by a single substrate resistance $R_{\rm B}$ as shown in Figure 11.12(d). This substrate resistance shows only a weak bias dependence [142]. Other substrate networks have been published in the literature [143,144]. Some of them are reproduced in Figure 11.12. Those presented in Figures 11.12(a) and 11.12(b) have already been discussed above. The one presented in Figure 11.12(c) [143] was derived for an epitaxial process. The two top horizontal resistances model the coupling within the epitaxial layer, whereas the three vertical ones model the coupling to the substrate. The last one presented in Figure 11.12(d) [144] is valid for RF transistors having many fingers. Indeed, since $R_{\rm DSB}$ scales as $1/N_{\rm f}$ , for a large number of fingers $R_{\rm DSB}$ becomes much smaller than $R_{\rm BS}$ and $R_{\rm BD}$ and can therefore be neglected. The $\Pi$ network reduces to a simple resistance corresponding to parallel connection of $R_{\rm BS}$ and $R_{\rm BD}$ . Figure 11.12 Several resistive substrate networks: (a) from [141], (b) from [49], (c) from [143], and (d) from [144] ## 11.4.3 Practical Implementation Issues The MOS compact models available in circuit simulators such as Spice have four terminals but usually do not include the gate resistance and the substrate network. In order to have access to the internal nodes of the RF MOS transistor and implement the equivalent circuit of Figure 11.9(c) in a Spice simulator, most of the time a subcircuit approach is used. Note that not all the extrinsic components that are already available in the compact model (i.e., source and drain resistances, overlap capacitances, and junction diodes) can be used. For example, the source and drain series resistors in most compact models are only "soft" resistances embedded in the expression used to calculate the drain current. They account for the dc voltage drop across the source and drain resistances and its effect on the static drain current, but they do not add any poles. They have therefore to be added outside of the compact model as "real" resistors. Also, the source-to-bulk and drain-to-bulk diodes of the compact model have their anodes connected to the same node. Depending on the substrate network, their anodes have to be connected to two separate nodes (as shown in Figure 11.9(c)). In this case, the diodes internal to the compact model have to be turned off (by setting some appropriate values of the diode parameters) and two external diodes $D_{\rm BS}$ and $D_{\rm BD}$ have to be added in the subcircuit as shown in Figure 11.9(c). The overlap capacitances $C_{\rm GSo}$ , $C_{\rm GDo}$ , and $C_{\rm GBo}$ are usually also part of most compact models, but not all provide good bias-dependent models. This bias-dependence has imperatively to be accounted for in order to obtain a RF MOST model that is valid over a large bias range. Note that before even looking at the RF operation it is important to have a good dc model, since all the small-signal parameters are derived from it. # 12 The Small-Signal Model at RF After deriving the large-signal equivalent circuit in the previous chapter, this chapter focuses on the small-signal equivalent circuit at RF. The Y-parameters are derived in Section 12.2 directly from the quasi-static (QS) RF small-signal circuit. They are then compared with measurements highlighting the effect of the substrate network on the output admittance $Y_{22}$ . The extension of the quasi-static model to include non-quasi-static (NQS) effects is also presented. Finally, the large-signal operation is briefly discussed and it is concluded that distortion mainly arises from the static I - V characteristic, the contributions coming from the nonlinearity of the bias-dependent capacitances, and access resistances being negligible. ### 12.1 THE EQUIVALENT SMALL-SIGNAL CIRCUIT AT RF The QS small-signal equivalent circuit including the substrate network corresponding to Figure 11.9(c) is shown in Figure 12.1(a) for operation in the linear region and in Figure 12.1(b) for saturation. Note that the capacitances include both the intrinsic and extrinsic capacitances: $$C_{\rm GS} = C_{\rm GSi} + C_{\rm GSo},\tag{12.1a}$$ $$C_{\rm GD} = C_{\rm GDi} + C_{\rm GDo}, \tag{12.1b}$$ $$C_{\rm GB} = C_{\rm GBi} + C_{\rm GBo}, \tag{12.1c}$$ $$C_{\rm BS} = C_{\rm BSi} + C_{\rm BSi},\tag{12.1d}$$ $$C_{\rm BD} = C_{\rm BDi} + C_{\rm BDj}, \tag{12.1e}$$ where the intrinsic capacitances are given by (5.50a) and (5.51a), the overlap capacitances by (10.13), and (10.20), and the junction capacitances by (10.33). Figure 12.1 Equivalent RF small-signal circuit: (a) in the linear region; (b) in saturation The voltage-controlled current sources (VCCS) are defined by $$I_{\rm m} \stackrel{\triangle}{=} Y_{\rm m} [V(gi) - V(bi)], \tag{12.2a}$$ $$I_{\text{ms}} \triangleq Y_{\text{ms}} [V(si) - V(bi)], \tag{12.2b}$$ $$I_{\text{md}} \triangleq Y_{\text{md}} [V(di) - V(bi)], \tag{12.2c}$$ where V(k) with $k \in \{gi, si, di, bi\}$ stands for the potential at node k. The transadmittances $Y_m$ , $Y_{ms}$ and $Y_{md}$ are given by (5.58), (5.56), and (5.57), which are repeated here for convenience: $$Y_{\rm m} = G_{\rm m} (1 - j \omega \tau_{\rm qs}) = G_{\rm m} - j \omega C_{\rm m},$$ (12.3a) $$Y_{\rm ms} = G_{\rm ms} (1 - j \,\omega \tau_{\rm qs}) = G_{\rm ms} - j \,\omega \,C_{\rm ms},$$ (12.3b) $$Y_{\rm md} = G_{\rm md} (1 - j \omega \tau_{\rm qs}) = G_{\rm md} - j \omega C_{\rm md}.$$ (12.3c) Remember that the gate transadmittance, transconductance, and transcapacitance are related to the source and drain transadmittances, transconductances, and transcapacitances according to (5.37), (5.9), and (5.59): $$Y_{\rm m} = \frac{Y_{\rm ms} - Y_{\rm md}}{n},\tag{12.4a}$$ $$G_{\rm m} = \frac{G_{\rm ms} - G_{\rm md}}{n},\tag{12.4b}$$ $$C_{\rm m} = \frac{C_{\rm ms} - C_{\rm md}}{n}.$$ (12.4c) #### 12.2 Y-PARAMETERS ANALYSIS The small-signal behavior of RF MOS transistors at high frequency is validated by measuring the S-parameters versus frequency at several operating points of a single transistor connected in common source as shown in Figure 12.1 by the dashed line. The S-parameters are usually measured directly on wafer using probes connecting the pads. Most often the input and output ports are connected by ground-signal-ground or GSG probes. The measured S-parameters therefore also include the effect of the RF pads used to connect the device. The effects of the pads have then to be de-embedded from the measured S-parameters using either a one-, two- or even a three-step procedure [139, 140] in order to move the reference planes from the end of the tips to the gate and drain nodes. The measurements shown below used a two-step de-embedding procedure which is usually sufficient for measurements up to 10 GHz. The two-step de-embedding procedure requires the measurement of the open and short structures. The open structure is simply the same as the RF MOS transistor except that the RF MOS transistor is taken out leaving the gate and drain open. The short structure is the same but now the RF MOS transistor is replaced by a short circuit between the gate and the drain. For convenience, the de-embedded S-parameters can then be transformed into Y-parameters which are often easier to analyze [138, 145, 146]. The measured Y-parameters can then be compared either to the analytical or eventually the simulated Y-parameters corresponding to the equivalent circuit shown in Figure 11.9(c). The equivalent small-signal circuit in saturation of Figure 12.1(b) will be validated by first deriving the corresponding analytical Y-parameters and comparing them to the de-embedded measurements. Since the capacitances are all approximately proportional to the total gate width $W = N_f W_f$ and since the source and drain terminal resistances are inversely proportional to W (see (10.4)), the time constants due to the terminal resistances depend only on the gate length $L_f$ , the overlap length $L_{ov}$ , or the diffusion width $H_{dif}$ . The latter dimensions are usually taken as minimum to achieve the highest cutoff frequency. Therefore the poles due to the terminal resistances are at a much higher frequency than typically the transit frequency, so that they can be basically neglected when calculating the Y-parameters and the related quantities. Neglecting the substrate resistances also in the small-signal circuit of Figure 12.1(b) (i.e., assuming that they are zero) allows to derive the following analytical expressions for the Y-parameters in saturation: $$Y_{11} \cong \frac{j \,\omega C_{\rm G}}{1 + j \,\omega R_{\rm G} C_{\rm G}},\tag{12.5a}$$ $$Y_{12} \cong \frac{-j\,\omega C_{\rm GD}}{1+j\,\omega R_{\rm G}C_{\rm G}},\tag{12.5b}$$ $$Y_{21} \cong \frac{G_{\rm m} - j \,\omega(C_{\rm GD} + C_{\rm m})}{1 + j \,\omega R_{\rm G} C_{\rm G}},$$ (12.5c) $$Y_{22} \cong \frac{G_{\rm ds} + \omega^2 R_{\rm G} C_{\rm GD} C_{\rm m} + j \,\omega (C_{\rm GD} + C_{\rm BD})}{1 + j \,\omega R_{\rm G} C_{\rm G}},$$ (12.5d) where it has been assumed that $G_{\rm m}R_{\rm G}\ll 1$ and $G_{\rm ds}\ll G_{\rm m}$ . Capacitance $C_{\rm G}$ is the total capacitance at the gate $$C_{\rm G} \stackrel{\triangle}{=} C_{\rm GS} + C_{\rm GD} + C_{\rm GB},\tag{12.6}$$ which includes both the intrinsic and extrinsic capacitances. Equation (12.5) can be further simplified assuming that $\omega R_G C_G \ll 1$ : $$Y_{11} \cong \omega^2 R_G C_G^2 + j \, \omega C_G,$$ (12.7a) $$Y_{12} \cong -\omega^2 R_{\rm G} C_{\rm GD} C_{\rm G} - j \,\omega C_{\rm GD},\tag{12.7b}$$ $$Y_{21} \cong G_{\rm m} - \omega^2 R_{\rm G} C_{\rm GC} (C_{\rm GD} + C_{\rm m}) - j \, \omega (C_{\rm GD} + C_{\rm m}),$$ (12.7c) $$Y_{22} \cong G_{ds} + \omega^2 R_G (C_G C_{BD} + C_G C_{GD} + C_{GD} C_m) + j \omega (C_{BD} + C_{GD}).$$ (12.7d) One of the advantage of having the simple analytical expressions for the Y-parameters given by (12.7) is that they can be used for a direct extraction of the RF model parameters from measurements as presented in [147,148]. For example, $C_G$ can be extracted as $\Im\{Y_{11}\}/\omega$ and $C_{GD}$ as $|\Im\{Y_{12}\}|/\omega$ . $C_{GS}$ can then be extracted as $$C_{GS} = C_G - C_{GD} - C_{GB} \cong C_G - C_{GD},$$ (12.8) since in strong inversion and in saturation, $C_{\rm GB}$ is usually much smaller than $C_{\rm GS}$ . The gate resistance can be extracted from (12.7) as $$R_{\rm G} = \frac{\Re\{Y_{11}\}}{\Im\{Y_{11}\}^2}.\tag{12.9}$$ The extraction of the capacitances in saturation and of the gate resistance in the linear region are illustrated in Figures 12.2(a) and 12.2(b) respectively. The fact that the extracted values of the components are constant over frequency indicates that the equivalent circuit and the simplified analytical expressions are correct in the frequency range considered. The Y-parameters given by (12.7) are plotted in Figure 12.3 (dashed line) and compared to the measured values (symbols) obtained from a two-step de-embedding process. As can be seen from Figure 12.3, the analytical expressions match the measurements very well even up to 10 GHz except for $Y_{22}$ . This discrepancy is due to the substrate coupling effect which has been **Figure 12.2** Direct extraction of some of the components of the small-signal circuit of Figure 12.1(b): (a) gate capacitances $C_G$ , $C_{GD}$ , and $C_{GB} + C_{GS}$ ; (b) gate resistance $R_G$ (Reproduced by permission of IEEE from [147]) **Figure 12.3** Comparison between the measured, simulated, and analytical Y-parameters versus frequency [48,49,52]. The simulated results are obtained from an ac simulation corresponding to the QS small-signal circuit presented in Figure 12.1(b), whereas the analytical results are obtained directly from (12.7) (Reproduced by permission of IEEE and Springer) ignored in the derivation of (12.7). Including the substrate network leads to very complex expressions of the Y-parameters that are not easy to use. The substrate network has been included in the model used for simulation as described by the complete QS circuit of Figure 11.9(c) using the EKV v2.6 compact model for the intrinsic part. Most parameters specific to the RF part have been extracted using the methodology presented in [147, 148]. The simulations with the complete QS model of Figure 12.1(b) are also presented in Figure 12.3 (straight lines). They show a very good match with measurements including the output admittance $Y_{22}$ . Note that the discrepancies in $\Re\{Y_{12}\}$ are not critical since $Y_{12}$ is dominated by its imaginary part corresponding approximately to $\omega C_{\text{GD}}$ which is about 10 times larger than $\Re\{Y_{12}\}$ . Similar results have been obtained for other operating points and other device geometries using the same scalable model [48, 49, 52]. Figure 12.3 also shows that there may be a big discrepancy in $\Im\{Y_{21}\}$ if the transcapacitance $C_{\rm m}$ is neglected in the expression of $Y_{21}$ given by (12.7). Note that the results of $\Re\{Y_{11}\}$ are particularly sensitive to the de-embedding procedure. Also note that accurately modeling the bias dependence of $C_{\text{GD}_0}$ is crucial to fit $\Im\{Y_{12}\}$ at high bias. The extraction of the substrate resistances requires a more complicated procedure. After having extracted $R_{\rm G}$ and $R_{\rm D}$ , they are de-embedded from the Y-parameters, resulting in the prime Y-parameters corresponding to the circuit of Figure 12.4(a). The $Y'_{22}$ parameter of Figure 12.4(a) is obtained by grounding the intrinsic gate node gi. The resulting circuit can be further simplified by assuming that $\omega R_{\rm S} C_{\rm GS} \ll 1$ (i.e., replacing resistance $R_{\rm S}$ by a short circuit) resulting in the circuit of Figure 12.4(b). The $Y'_{22}$ parameter of the circuit of Figure 12.4(b) **Figure 12.4** $\Pi$ substrate network extraction [147, 148]. (a) Small-signal circuit obtained after deembedding of access resistances $R_{\rm G}$ and $R_{\rm D}$ . (b) $Y_{22}$ parameter of the circuit shown in (a) after simplification assuming $\omega R_{\rm S}C_{\rm GS}\ll 1$ (i.e., replacing resistance $R_{\rm S}$ by a short circuit). (c) Substrate admittance $Y_{\rm sub}$ obtained after de-embedding of $C_{\rm GD}$ and $G_{\rm ds}$ (Reproduced by permission of IEEE from [147]) is then given by $$Y'_{22} = Y_{\text{sub}} + G_{\text{ds}} + j \,\omega C_{\text{GD}},\tag{12.10}$$ where $Y_{\text{sub}}$ corresponds to the admittance of the circuit shown in Figure 12.4(c) which includes the substrate network. It can be obtained from the $Y'_{22}$ parameter as $$Y_{\text{sub}} = Y'_{22} - G_{\text{ds}} - j \,\omega C_{\text{GD}},\tag{12.11}$$ where $G_{ds}$ is extracted from $Y'_{22}$ as $$R_{\rm ds} \triangleq \frac{1}{G_{\rm ds}} = \left. \frac{1}{\Re\{Y_{22}'\}} \right|_{\omega=0} -R_{\rm S},$$ (12.12) since $Y_{\rm sub}=0$ at $\omega=0$ . An example of an extraction of $Y_{\rm sub}$ from measured Y-parameters is shown in Figure 12.4(d). Resistances $R_{\rm DSB}$ , $R_{\rm BS}$ , and $R_{\rm BD}$ can unfortunately not be extracted directly but require some optimization on the circuit shown in Figure 12.4(c). The result of this fitting is shown in Figure 12.4(d) with the values of the components of the $Y_{\rm sub}$ circuit where it has been assumed that $R_{\rm BS}=R_{\rm BD}$ . When nonminimum channel length devices are used (particularly P-channel transistors since their mobility is much lower than that of N-channel devices), they might operate in NQS regime. This is illustrated by Figure 12.5, showing the measured de-embedded Y-parameters **Figure 12.5** Comparison of the Y-parameters versus frequency measured on a nonminimum length P-channel device with the results obtained from the simple QS static model (dashed lines) of Figure 12.1(b) and from the first-order NQS model (Reproduced by permission of IEEE from [49]) of a P-channel RF MOS transistor having a length of 0.75 μm. The Y-parameters of the QS model are plotted in Figure 12.5 as dashed lines. A large discrepancy can be observed, particularly in the $Y_{11}$ and $Y_{21}$ parameters since the device is biased in saturation. As shown in Figure 12.5, the fit can already be significantly improved by using a first-order NQS model. The latter uses the circuit of Figure 12.7, where the intrinsic transadmittances and admittances are replaced by their first-order approximation expressions (5.42) and (5.49), respectively. A good fit of the Y-parameters over frequency at a particular operating point is not that difficult to obtain. On the other hand, having the simulated Y-parameters fit the measurements over a wide range of bias at a given frequency is much more difficult to achieve. It not only requires an accurate intrinsic compact model but also requires accurate bias-dependent models for the extrinsic components. The bias dependence of the equivalent circuit shown in Figure 11.9(c) has been checked at a frequency of 1 GHz over a wide bias range by sweeping the gate voltage. The measured and simulated Y-parameters are plotted versus the inversion factor $i_f$ in Figure 12.6 for the same device used in Figure 12.3. An excellent fit is obtained over N-channel, $N_f = 10$ , $W_f = 12 \mu m$ , $L_f = 0.36 \mu m$ , f = 1 GHz, $V_D = 0.5$ , 1, 1.5 V, EKV v2.6 Figure 12.6 Comparison between the measured and simulated Y-parameters versus inversion factor for $V_D = 0.5, 1, 1.5 \text{ V}$ [48, 49, 52]. The simulated results are obtained from an ac simulation performed for each bias point and corresponding to the QS small-signal circuit presented in Figure 12.1(b) (Reproduced by permission of IEEE from [52]) Figure 12.7 Full RF NQS small-signal equivalent circuit in saturation more than three decades of currents, which also validates the bias dependence of the intrinsic and extrinsic parts. The full NQS effects can be included by replacing the intrinsic part by the NQS model discussed in Section 5.2 resulting in the circuit shown in Figure 12.7 for operation in saturation. The admittances $Y_{\rm GB}$ , $Y_{\rm GS}$ , $Y_{\rm GD}$ , $Y_{\rm BS}$ ; and $Y_{\rm BD}$ of Figure 12.7 include the intrinsic NQS admittances plus the extrinsic components: $$Y_{\rm GB} \triangleq Y_{\rm GBi} + C_{\rm GBo},\tag{12.13a}$$ $$Y_{\rm GS} \triangleq Y_{\rm GSi} + C_{\rm GSo},$$ (12.13b) $$Y_{\rm GD} \triangleq Y_{\rm GDi} + C_{\rm GDo},$$ (12.13c) $$Y_{\rm BS} \triangleq Y_{\rm BSi} + C_{\rm BSi},$$ (12.13d) $$Y_{\rm BD} \triangleq Y_{\rm BDi} + C_{\rm BDj}.$$ (12.13e) The small-signal circuit of Figure 12.1(a) should be completed with the different noise sources. This will be done in Chapter 13. The next section will look at the large-signal model at RF. ### 12.3 THE LARGE-SIGNAL MODEL AT RF The small-signal circuit discussed above is useful for the design and simulation of RF blocks that operate in small-signal such as low-noise amplifiers (LNA). On the other hand, many other RF circuits such as mixers or voltage-controlled oscillators (VCO) often operate in large signal. The device nonlinearities are generating harmonic frequency components and intermodulation products that have to be accurately predicted. To this purpose, it is important to identify all the possible sources of nonlinearity in the device. Looking to the large-signal equivalent circuit of Figure 11.9, the intrinsic part is obviously nonlinear, but as discussed in Chapter 10, actually all the extrinsic components are nonlinear as well, since they are bias dependent. **Figure 12.8** Comparison between the measured and simulated output power of the fundamental, second and third harmonics of a common-source RF amplifier at 900 MHz versus the power of the input signal at the gate, for a low-bias condition (a) and medium bias condition (b) The low-frequency large-signal behavior is mainly captured by the static nonlinear I-V characteristics, whereas at RF, the nonlinearities of the capacitances may also contribute. The large-signal equivalent circuit given in Figure 11.9 has been evaluated and compared to measurements performed at 900 MHz. The simulation have been performed with a harmonic balanced simulator on a common-source device. Note that the subcircuit parameters have been extracted from dc and Y-parameter measurements and no additional fitting was required. Figure 12.8 shows the fundamental, second, and third harmonics versus the input power for two different bias points. The match between simulations and measurement is very good for both the low and medium bias condition. The main contributor to the nonlinearities remains the intrinsic nonlinear I-V characteristic. Indeed keeping all the capacitances (extrinsic and **Figure 12.9** Comparison between the measured and simulated output power of the fundamental, second and third harmonics of a common-source RF amplifier at 900 MHz versus the bias current for two different input signal power and bias conditions (Reproduced by permission of IEEE from [52]) intrinsic) and the access resistances constant does not significantly change the results presented in Figure 12.8. Figure 12.9 presents the fundamental, second and third harmonics as a function of the bias drain current for a given input power and frequency. The match between measurement and simulation is again very good. The model even captures the different nulls appearing in the second and third harmonics of Figure 12.9. Again, the main nonlinear contribution comes from the I-V characteristic, the capacitances and access resistances playing only a secondary role. The above measurements evaluated only the equivalent circuit looking at the power spectrum without consideration for the phase. More advanced RF nonlinear measurement techniques including both amplitude and phase can be performed [149]. # 13 The Noise Model at RF The chapter starts with the theory of noisy two-port networks where it is shown that two noise sources (for example, a series voltage source and a shunt current source at the input) as well as their correlation admittance are required to fully characterize the noisy two-port. The important definition of noise figure is introduced and it is shown that this noise figure can be minimized by setting the source admittance to an appropriate value. It is shown that the noisy two-port can be characterized by a total of four noise parameters, including the minimum noise figure, the input-referred noise resistance, and the real and imaginary parts of the optimum source admittance that minimize the noise figure. The noise model discussed in the previous chapters was exclusively looking at the noise produced at the drain. At high frequency, the capacitive coupling between the channel and the gate on one hand and between the channel and bulk on the other hand induce noise currents to flow in the gate and bulk terminals in addition to the noise produced at the source and drain. A complete non-quasi-static thermal noise model is then presented in Section 13.2, where the induced gate and substrate noise and their correlation to the drain noise are derived. The chapter ends with the noise analysis of a common-source amplifier, deriving the four noise parameters with different levels of approximation. #### 13.1 THE HF NOISE PARAMETERS # 13.1.1 The Noisy Two-Port The noise at the output of an amplifier arises from the noise generated within the amplifier plus the noise already present at the input and amplified by the amplifier. Such a small-signal noisy amplifier can be represented by the noisy two-port network shown in Figure 13.1(a). The output noise current $I_{\text{nout}}$ includes both the noise coming from the amplifier and the amplified input noise. Note that we look at the short-circuited output noise current because we will characterize the two-port using the Y-parameters which are defined in short-circuit conditions. The noisy two-port of Figure 13.1(a) can be represented by a noiseless two-port to which two noise sources have to be added (actually one noise source per port) [145, 146]. Figure 13.1(b) shows one possible representation where two current noise sources have been added to the **Figure 13.1** Different equivalent representations of a linear noisy two-port [145, 146]. (a) Noisy two-port network. (b) Admittance representation of the noisy two-port network with noiseless two-port in the middle. (c) Chain matrix representation of the noisy two-port network with noiseless two-port in the middle noiseless two-port, one at the input port $(I_{n1})$ and one at the output port $(I_{n2})$ . The two-port equations are then modified according to $$I_1 = Y_{11} V_1 + Y_{12} V_2 + I_{n1}$$ $$I_2 = Y_{21} V_1 + Y_{22} V_2 + I_{n2},$$ (13.1) where the complex currents and voltages are phasors defined by $I \triangleq \widehat{I} e^{j \omega t}$ and $V \triangleq \widehat{V} e^{j \omega t}$ with $\widehat{I}$ and $\widehat{V}$ being the current and voltage amplitudes. The current noise sources $I_{n1}$ and $I_{n2}$ can be evaluated from the noisy two-port internal noise sources by short-circuiting the input and output ports: $$I_{n1} = I_1|_{V_1 = V_2 = 0}, (13.2a)$$ $$I_{n2} = I_2|_{V_1 = V_2 = 0}. (13.2b)$$ This representation is useful for example for including the induced gate noise and the drain noise. Noise current source $I_{n1}$ then represents the induced gate noise, whereas $I_{n2}$ represents the drain noise. For the calculation of the noise figure, it is more convenient to refer both noise sources directly at the input of the two-port, as shown in Figure 13.1(c), and use the ABCD matrix representation: $$V_1 = A V_2 - B I_2 + V_n$$ $$I_1 = C V_2 - D I_2 + I_n,$$ (13.3) where $V_n$ is a noise voltage source that represents all the noise of the device referred to the input when the source impedance is zero (input short-circuited) and $I_n$ is a noise current source that represents all the noise of the device referred to the input when the source admittance is zero (input open circuited): $$V_{\rm n} = B I_2|_{V_1 = V_2 = 0} = -\frac{1}{Y_{21}} I_2|_{V_1 = V_2 = 0},$$ (13.4a) $$I_{\rm n} = D I_2|_{I_1 = V_2 = 0} = -\frac{Y_{11}}{Y_{21}} I_2|_{I_1 = V_2 = 0}.$$ (13.4b) $V_n$ is calculated using (13.4a) by first evaluating the Y-parameters, calculating the output current $I_2$ with the input and output in short circuit, and dividing this value by $-Y_{21}$ . Similarly, $I_n$ is calculated by first evaluating the output current $I_2$ with the input open and the output in short circuit and multiplying this value by $-Y_{11}/Y_{21}$ . Examples of $V_n$ and $I_n$ noise sources are presented in Section 13.3. The two noise sources $V_n$ and $I_n$ of Figure 13.1(c) are related to the noise sources $I_{n1}$ and $I_{n2}$ of Figure 13.1(b) by $$V_{\rm n} = -\frac{I_{\rm n2}}{Y_{21}},\tag{13.5a}$$ $$I_{\rm n} = I_{\rm n1} - \frac{Y_{11}}{Y_{21}} I_{\rm n2}. \tag{13.5b}$$ #### 13.1.2 The Correlation Admittance Since both of the noise sources $V_n$ and $I_n$ (or equivalently $I_{n1}$ and $I_{n2}$ ) are due to the same physical noise sources within the two-port, they are usually correlated. To account for the correlation existing between sources $I_n$ and $V_n$ , noise source $I_n$ can be written as $$I_{\rm n} = I_{\rm nu} + I_{\rm nc} = I_{\rm nu} + Y_{\rm c} V_{\rm n},$$ (13.6) where $I_{\rm nu}$ stands for the uncorrelated part of $I_{\rm n}$ , and $I_{\rm nc}$ represents the part of $I_{\rm n}$ that is fully correlated to $V_{\rm n}$ . The definition of the correlation admittance $Y_{\rm c}$ is obtained by multiplying (13.6) by $V_{\rm n}^*$ and averaging. This results in $$\overline{I_n V_n^*} = \underbrace{\overline{I_{nu} V_n^*}}_{=0} + Y_c |V_n|^2 = Y_c |V_n|^2,$$ (13.7) where the first term of the right-hand side of (13.7) is zero since by definition $I_{nu}$ is not correlated to $V_n$ . $Y_c$ is then given by $$Y_{\rm c} = \frac{\overline{I_{\rm n} \ V_{\rm n}^*}}{|V_{\rm n}|^2}.\tag{13.8}$$ The mean-square value of source $I_n$ is given by $$\overline{|I_{n}|^{2}} = \overline{|I_{nu}|^{2}} + |Y_{c}|^{2} \overline{|V_{n}|^{2}} + \underbrace{Y_{c}^{*} \overline{I_{nu} V_{n}^{*}}}_{=0} + \underbrace{Y_{c} \overline{V_{n} I_{nu}^{*}}}_{=0}$$ $$= \overline{|I_{nu}|^{2}} + \underbrace{|Y_{c}|^{2} \overline{|V_{n}|^{2}}}_{\triangleq \overline{|I_{nc}|^{2}}}.$$ (13.9) The correlated and uncorrelated parts of $I_n$ can also be written in terms of the correlation factor c $$\overline{|I_{\text{nu}}|^2} = \overline{|I_{\text{n}}|^2} - |Y_{\text{c}}|^2 \overline{|V_{\text{n}}|^2} = (1 - |c|^2) \overline{|I_{\text{n}}|^2},$$ (13.10a) $$\overline{|I_{\text{nc}}|^2} = |Y_{\text{c}}|^2 \overline{|V_{\text{n}}|^2} = |c|^2 \overline{|I_{\text{n}}|^2},$$ (13.10b) $$\overline{|I_{\rm nc}|^2} = |Y_{\rm c}|^2 \, \overline{|V_{\rm n}|^2} = |c|^2 \, \overline{|I_{\rm n}|^2},$$ (13.10b) with $$c = \frac{\overline{I_n \ V_n^*}}{\sqrt{|I_n|^2 \ |V_n|^2}} = Y_c \sqrt{\frac{|V_n|^2}{|I_n|^2}}.$$ (13.11) The same relations apply for the power spectral densities (PSD) $S_v$ and $S_i$ of noise sources $V_{\rm n}$ and $I_{\rm n}$ respectively $$S_{iii} = S_i - |Y_c|^2 S_v = (1 - |c|^2) S_i,$$ (13.12a) $$S_{ic} = |Y_c|^2 S_v = |c|^2 S_i,$$ (13.12b) $$S_{\rm i} = S_{\rm in} + S_{\rm ic},$$ (13.12c) where $S_{iu}$ and $S_{ic}$ are the parts of PSD $S_i$ that are respectively uncorrelated and fully correlated to source $V_n$ . It is convenient to treat the noise sources $V_n$ and $I_n$ as if they were thermal noise sources defined by $$S_{\rm v} \triangleq 4kTR_{\rm v},\tag{13.13a}$$ $$S_i \triangleq 4kTG_i,$$ (13.13b) $$S_{\text{iu}} \triangleq 4kTG_{\text{iu}},$$ (13.13c) $$S_{\rm ic} \triangleq 4kTG_{\rm ic}.$$ (13.13d) The above defined resistance $R_v$ and conductances $G_i$ , $G_{iu}$ , and $G_{ic}$ are then related according to (13.12) $$G_{\text{iu}} = G_{\text{i}} - |Y_{\text{c}}|^2 R_{\text{v}} = (1 - |c|^2) G_{\text{i}},$$ (13.14a) $$G_{\rm ic} = |Y_{\rm c}|^2 R_{\rm v} = |c|^2 G_{\rm i},$$ (13.14b) $$G_{\rm i} = G_{\rm iu} + G_{\rm ic},\tag{13.14c}$$ where the correlation factor c is given by $$c = Y_{\rm c} \sqrt{\frac{R_{\rm v}}{G_{\rm i}}},\tag{13.15}$$ or its square magnitude $$|c|^2 = (G_c^2 + B_c^2) \frac{R_v}{G_i},$$ (13.16) with $Y_c = G_c + iB_c$ . Note that in general $R_v$ , $G_i$ , $G_{iu}$ , and $G_{ic}$ are frequency dependent since they depend on the real physical noise sources within the two-port through the Y-parameters. To be fully characterized, the noise of a two-port requires four *noise parameters*, for example, $R_{\rm v}$ , $G_{\rm iu}$ , $G_{\rm c}$ , and $B_{\rm c}$ . As will be shown in the next section, all these noise parameters are required to evaluate the noise factor. #### 13.1.3 The Noise Factor The noise factor is defined as the ratio of the total output noise to the output noise due only to the noise already present at the two-port input: $$F \triangleq \frac{\text{total output noise}}{\text{output noise due to input source}} = 1 + \frac{N_a}{N_s},$$ (13.17) where $N_a$ is the noise power added by the two-port and $N_s$ is the noise power coming from the source. To calculate the noise factor of a two-port in terms of the equivalent noise sources $V_n$ and $I_n$ and their correlation admittance, we first have to evaluate the total noise at the two-port output. Since the current noise contribution coming from the source $I_{nrs}$ and that coming from $V_n$ and $I_n$ are amplified the same way, we can just calculate the total noise current $I_n$ tot in short-circuit condition at the input of the two-port. With the help of Figure 13.2, the current source $I_n$ tot is given by $$I_{\text{n tot}} = I_{\text{nrs}} + I_{\text{n}} + Y_{\text{s}} V_{\text{n}},$$ (13.18) and the mean-square value is $$\overline{|I_{\text{n tot}}|^2} = \overline{|I_{\text{nrs}} + I_{\text{n}} + Y_{\text{s}} V_{\text{n}}|^2} = \overline{|I_{\text{nrs}}|^2} + \overline{|I_{\text{n}} + Y_{\text{s}} V_{\text{n}}|^2},$$ (13.19) which can be rewritten in terms of correlated and uncorrelated noise as $$\overline{|I_{\text{n tot}}|^{2}} = \overline{|I_{\text{nrs}}|^{2}} + \overline{|I_{\text{nu}} + I_{\text{nc}} + Y_{\text{s}} V_{\text{n}}|^{2}} = \overline{|I_{\text{nrs}}|^{2}} + \overline{|I_{\text{nu}} + (Y_{\text{c}} + Y_{\text{s}}) V_{\text{n}}|^{2}} = \overline{|I_{\text{nrs}}|^{2}} + \overline{|I_{\text{nu}}|^{2}} + |Y_{\text{c}} + Y_{\text{s}}|^{2} \overline{|V_{\text{n}}|^{2}}.$$ (13.20) The noise factor is then simply given by $$F \triangleq \frac{\overline{|I_{\text{n tot}}|^2}}{|I_{\text{nrs}}|^2} = 1 + \frac{\overline{|I_{\text{nu}}|^2 + |Y_{\text{c}} + Y_{\text{s}}|^2} \overline{|V_{\text{n}}|^2}}{\overline{|I_{\text{nrs}}|^2}}.$$ (13.21) Figure 13.2 Total equivalent noise at the input of a noisy two-port The above definition of the noise factor uses power or mean square values and is therefore independent of frequency. Another definition uses the above defined PSD instead of the meansquare values: $$F = 1 + \frac{S_{iu} + |Y_c + Y_s|^2 S_v}{4kTG_s} = 1 + \frac{G_{iu} + |Y_c + Y_s|^2 R_v}{G_s}$$ = 1 + $\frac{G_{iu}}{G_s} + \frac{R_v}{G_s} [(G_s + G_c)^2 + (B_s + B_c)^2],$ (13.22) where $G_s$ and $B_s$ are defined by $Y_s \triangleq G_s + jB_s$ . Note that the noise factor defined by (13.22) is in general frequency dependent, since $R_v$ , $G_{\rm iu}$ , $Y_{\rm c}$ , and $Y_{\rm s}$ can all depend on frequency. For this reason, it is sometimes also called the spot noise factor. The two definitions of the noise factor given by (13.21) and (13.22) are about equivalent for narrow band systems since $$\overline{|V_{\rm n}|^2} \cong S_{\rm v} B = 4kT R_{\rm v} B, \tag{13.23a}$$ $$\overline{|I_n|^2} \cong S_i \ B = 4kTG_i \ B, \tag{13.23b}$$ $$\overline{|I_{\text{nu}}|^2} \cong S_{\text{iu}} B = 4kTG_{\text{iu}} B, \tag{13.23c}$$ $$\overline{|I_{\rm nc}|^2} \cong S_{\rm ic} B = 4kTG_{\rm ic} B, \tag{13.23d}$$ where *B* is the system noise bandwidth. #### 13.1.4 Minimum Noise Factor Once the two-port is characterized by its four noise parameters $R_v$ , $G_{iu}$ , $G_c$ , and $G_c$ , the noise factor given by (13.22) reaches a minimum value called $F_{\min}$ (or $NF_{\min} \triangleq 10 \log F_{\min}$ ) for a particular value of the source admittance $Y_{\text{opt}} \triangleq G_{\text{opt}} + j B_{\text{opt}}$ . The optimum source conductance $G_{\text{opt}}$ and susceptance $B_{\text{opt}}$ are obtained from the differentiation of (13.22) and can be expressed in terms of the four noise parameters according to $$G_{\text{opt}} = \sqrt{\frac{G_{\text{iu}}}{R_{\text{v}}} + G_{\text{c}}^2} = \sqrt{\frac{G_{\text{i}}}{R_{\text{v}}} - B_{\text{c}}^2}$$ (13.24a) $$B_{\text{opt}} = -B_{\text{c}}.\tag{13.24b}$$ The minimum noise factor $F_{\min}$ can then be written as $$F_{\min} = 1 + 2R_{\rm v}(G_{\rm opt} + G_{\rm c}) = 1 + 2R_{\rm v} \left( \sqrt{\frac{G_{\rm iu}}{R_{\rm v}} + G_{\rm c}^2} + G_{\rm c} \right).$$ (13.25) The actual noise factor can be written in terms of $F_{\min}$ , $R_{\text{v}}$ , $G_{\text{opt}}$ , $B_{\text{opt}}$ and the source conductance $G_s$ and susceptance $B_s$ as $$F = F_{\min} + \frac{R_{\rm v}}{G_{\rm s}} \left[ (G_{\rm s} - G_{\rm opt})^2 + (B_{\rm s} - B_{\rm opt})^2 \right]. \tag{13.26}$$ Equation (13.26) clearly indicates that for the noise factor to reach its minimum value, $F_{\min}$ , requires both conditions $G_s = G_{\text{opt}}$ and $B_s = B_{\text{opt}}$ . This situation is called *noise matching*. In the same way the noise factor can be minimized, the power gain can also be maximized by setting the source admittance to some appropriate value. The latter situation is called *gain matching*. Unfortunately, most of the time noise matching does not coincide with gain matching. Usually the parameters that are available from measurements are the four de-embedded noise parameters $F_{\min}$ , $R_{\rm v}$ , $G_{\rm opt}$ , and $B_{\rm opt}$ . The latter allow to calculate the noise factor for any source impedance according to (13.26). The four measured noise parameters $F_{\min}$ , $R_{\rm v}$ , $G_{\rm opt}$ , and $B_{\rm opt}$ can also be used to evaluate the four parameters characterizing the noise sources $V_{\rm n}$ and $I_{\rm n}$ of the noisy two-port of Figure 13.1(c) from (13.24a), (13.25), and (13.24b) respectively: $$G_{\rm i} = |Y_{\rm opt}|^2 R_{\rm v} = (G_{\rm opt}^2 + B_{\rm opt}^2) R_{\rm v},$$ (13.27a) $$G_{\rm c} = \frac{F_{\rm min} - 2R_{\rm v}G_{\rm opt} - 1}{2R_{\rm v}},$$ (13.27b) $$B_{\rm c} = -B_{\rm opt}. ag{13.27c}$$ Note that $R_v$ is identical in both sets of parameters. Equations (13.27) allow to go from the measured noise parameter to the equivalent noisy two-port representation. The correlated and uncorrelated parts of $G_i$ can then be calculated as $$G_{\rm ic} = |c|^2 G_{\rm i},$$ (13.28a) $$G_{\rm in} = (1 - |c|^2) G_{\rm i},$$ (13.28b) where the correlation coefficient is given by $$c = Y_{\rm c} \frac{R_{\rm v}}{G_{\rm i}} = \frac{G_{\rm c} + jB_{\rm c}}{\sqrt{G_{\rm opt}^2 + B_{\rm opt}^2}}$$ (13.29) or $$|c|^2 = \frac{G_{\rm c}^2 + B_{\rm c}^2}{G_{\rm opt}^2 + B_{\rm opt}^2}.$$ (13.30) ### 13.2 THE HIGH-FREQUENCY THERMAL NOISE MODEL At RF, the flicker noise is not present and the total noise is dominated by the thermal noise component which then sets the fundamental limit to signal resolution. As presented in Section 6.2, this channel noise is commonly modeled as a shunt current source between drain and source as shown in Figure 6.5. This simple model is not sufficient to predict the noise behavior at frequencies that get close or even beyond the channel cutoff frequency. At high frequency, the <sup>&</sup>lt;sup>1</sup> Actually most of the time noise measurement systems give the optimum reflection coefficient $\Gamma_{\rm opt}$ from which the optimum admittance can be calculated using the definition $\Gamma_{\rm opt} = (Y_0 - Y_{\rm opt})/(Y_0 + Y_{\rm opt})$ , where $1/Y_0 = 50~\Omega$ is the characteristic impedance. capacitive coupling existing between the noisy channel and the gate and bulk terminals induce additional noise currents to flow through those terminals in addition to the drain-to-source noise current [91,150,151]. Also, at higher frequency the channel can be looked at as a nonuniform RC transmission line introducing some phase shift to the signals traveling along the channel. All this results into a drain noise current that is no longer equal to the source noise current as it was assumed at lower frequency in Section 6.2. Since the physical source of thermal noise is still due to the channel resistance, the terminal noise currents are obviously correlated [91,150,151]. These additional noise currents and their correlation coefficients strongly affect all the four noise parameters [151], namely the input referred noise resistance $R_v$ , the optimum source conductance $G_{\rm opt}$ , the optimum source susceptance $B_{\rm opt}$ , but particularly the minimum noise figure $NF_{\rm min}$ . It is therefore crucial to correctly model all these additional noise currents as well as their related correlation coefficients. The downscaling of CMOS technology has resulted in a significant increase of the maximum transit frequency $f_t$ , reaching or even exceeding 100 GHz for sub 0.1 µm technologies [152]. For RF applications operating in the gigahertz frequency range, the ratio between the transit frequency (or the channel cutoff frequency) and the operating frequency can then be increased in order to avoid any non-quasi-static effects. This is usually done at the expense of power consumption which has become a very important specification, particularly for portable and battery-operated devices. To save power, it is therefore important not to waste any bandwidth and therefore to operate with the lowest possible cutoff frequency. Also, the downscaling of CMOS technology is combined with a reduction of the supply voltage which results in a decrease of the overdrive voltage. For these two reasons, the operating points are therefore pushed away from the traditional strong inversion region toward moderate and even weak inversion [49, 50, 52]. For RF *IC* design in deep submicron CMOS processes, it therefore becomes more and more important to be able to correctly predict the terminal noise currents and their correlation coefficients in moderate and weak inversion regimes. ### 13.2.1 Generalized High-Frequency Noise Model The thermal noise model presented in Section 6.2 is valid only at low frequency, i.e., for frequencies much lower than the channel cutoff frequency. At higher frequency the capacitive coupling between the channel and the gate and bulk terminals has to be accounted for. From multiport noise theory, it is known that each port requires its own noise source which can be either a voltage or current source. The MOS transistor is a four-terminal device and therefore requires four noise sources as indicated in Figure 13.3. Current noise sources have been chosen since all the following derivations are carried out using Y-parameters. As shown in Figure 13.3(b), the noisy MOS transistor of Figure 13.3(a) can then be replaced by a noise-less transistor and four additional noise current sources $\Delta I_{\rm nD}$ , $\Delta I_{\rm nS}$ , $\Delta I_{\rm nG}$ , and $\Delta I_{\rm nB}$ having PSD $S_{\Delta I_{\rm nD}^2}$ , $S_{\Delta I_{\rm nG}^2}$ , and $S_{\Delta I_{\rm nB}^2}$ , respectively. Since the noise appearing at each terminal is generated from the same physical thermal noise source in the channel, the noise current sources $\Delta I_{\rm nD}$ , $\Delta I_{\rm nD}$ , $\Delta I_{\rm nG}$ , and $\Delta I_{\rm nB}$ are correlated. This correlation is accounted for by the cross-power spectral densities (CPSD) $S_{\Delta I_{\rm nk}}$ $\Delta I_{\rm nl}^2$ with $k \neq l \in \{D, S, G, B\}$ . The signs of the terminal currents and the related noise current sources are defined as indicated in Figure 13.3. Note that, although one can choose any definition for the signs of these currents, it is important to be consistent in order to account for the correct correlations existing between them. **Figure 13.3** (a) HF noisy MOS transistor with terminal currents including noise fluctuations. (b) Equivalent HF noise circuit with noiseless MOS transistor The PSD and CPSD are derived in Section 13.2.3 using the approach already described in Section 6.1 and applied to the high frequency case in the next section. ### 13.2.2 The Two-Transistor Approach at High Frequency The procedure to derive the PSD and CPSD is similar to the two-transistor approach used in Sections 6.1 and 6.2 to derive the PSD of the thermal noise at the drain at low frequency, except that the equivalent small-signal circuit of Figure 6.3(b) has now to be replaced by the general non-quasi-static circuit as shown in Figure 13.4.<sup>2</sup> For long channel, we have shown in Section 6.2 that the PSD of the thermal noise voltage source coming from the infinitesimal portion of the channel resistance comprised between x and $x + \Delta x$ is simply proportional to the corresponding infinitesimal resistance $\Delta R$ and is given by $$S_{\delta V_{\rm n}^2} = \Delta R^2 S_{\delta I_{\rm n}^2} = 4kT \Delta R = 4kT \frac{\Delta x}{W \mu_0(-O_{\rm i})}.$$ (13.31) To simplify the further notation it is convenient to normalize the noise voltage and current source PSDs to $S_{V_{\rm spec}} \triangleq 4kT/G_{\rm spec}$ and $S_{I_{\rm spec}} \triangleq 4kTG_{\rm spec}$ respectively. The normalized noise voltage PSD due to the infinitesimal piece of channel $\Delta R$ is then given by $$s_{\delta v_{\rm n}^2}(\xi) \triangleq \frac{S_{\delta V_{\rm n}^2}(x)}{S_{V_{\rm spec}^2}} = G_{\rm spec} \, \Delta R = \frac{\Delta \xi}{q_{\rm i}(\xi)},\tag{13.32}$$ with $\Delta \xi \triangleq \Delta x/L$ . The effect of noise source $\delta V_n$ on the different terminal currents is obtained from an analysis of the non-quasi-static small-signal equivalent circuit of Figure 13.4(b) observing that admittances $Y_{\rm GBi1}$ and $Y_{\rm GBi2}$ have no influence since they are both short-circuited. The transfer functions from the local noise source $\delta V_n$ in the channel to the terminal currents $\delta I_{\rm nD}$ , $\delta I_{\rm nS}$ , <sup>&</sup>lt;sup>2</sup> Note that here we will be using the Thévenin equivalent noise voltage source instead of the Norton noise current source to make the derivation. As explained in Section 6.1 the two approaches are equivalent. Figure 13.4 (a) Single transistor split into two separate transistors to evaluate the noise transadmittances between channel noise source $\delta V_n$ and the terminal noise currents. (b) Corresponding nonquasi-static small-signal circuit $\delta I_{\rm nG}$ , and $\delta I_{\rm nB}$ are then given by $$Y_{\rm nD}(\omega, x) \triangleq \frac{\delta I_{\rm nD}}{\delta V_{\rm n}} = -\frac{Y_{\rm ms2}(Y_{\rm md1} + Y_{\rm GDi1} + Y_{\rm BDi1})}{Y_{\rm md1} + Y_{\rm ms2} + Y_{\rm GDi1} + Y_{\rm BDi1} + Y_{\rm GSi2} + Y_{\rm BSi2}},$$ (13.33a) $$Y_{\rm nS}(\omega, x) \triangleq \frac{\delta I_{\rm nS}}{\delta V_{\rm n}} = -\frac{Y_{\rm md1}(Y_{\rm ms2} + Y_{\rm GSi2} + Y_{\rm BSi2})}{Y_{\rm md1} + Y_{\rm ms2} + Y_{\rm GDi1} + Y_{\rm BDi1} + Y_{\rm GSi2} + Y_{\rm BSi2}},$$ (13.33b) $$Y_{nG}(\omega, x) \triangleq \frac{\delta I_{nG}}{\delta V_{n}} = \frac{Y_{ms2} Y_{GDi1} - Y_{md1} Y_{GSi2} + Y_{GDi1} Y_{BSi2} - Y_{GSi2} Y_{BDi1}}{Y_{md1} + Y_{ms2} + Y_{GDi1} + Y_{BDi1} + Y_{GSi2} + Y_{BSi2}}, \quad (13.33c)$$ $$Y_{nB}(\omega, x) \triangleq \frac{\delta I_{nB}}{\delta V_{n}} = \frac{Y_{ms2} Y_{BDi1} - Y_{md1} Y_{BSi2} + Y_{BDi1} Y_{GSi2} - Y_{BSi2} Y_{GDi1}}{Y_{md1} + Y_{ms2} + Y_{GDi1} + Y_{BDi1} + Y_{GSi2} + Y_{BSi2}}. \quad (13.33d)$$ $$Y_{\text{nB}}(\omega, x) \triangleq \frac{\delta I_{\text{nB}}}{\delta V_{\text{n}}} = \frac{Y_{\text{ms2}} Y_{\text{BDi1}} - Y_{\text{md1}} Y_{\text{BSi2}} + Y_{\text{BDi1}} Y_{\text{GSi2}} - Y_{\text{BSi2}} Y_{\text{GDi1}}}{Y_{\text{md1}} + Y_{\text{ms2}} + Y_{\text{GDi1}} + Y_{\text{BDi1}} + Y_{\text{GSi2}} + Y_{\text{BSi2}}}.$$ (13.33d) Equations (13.33) can be further simplified remembering the basic relations between the bulk-to-drain and gate-to-drain admittances, and the bulk-to-source and gate-to-source admittances as stated in Section 5.2 by (5.39) which is repeated here for convenience: $$Y_{\text{BDi1}} = (n-1)Y_{\text{GDi1}},$$ $Y_{\text{BSi2}} = (n-1)Y_{\text{GSi2}}.$ This leads to $$Y_{\rm nD}(\omega, x) = -\frac{Y_{\rm ms2}(Y_{\rm md1} + nY_{\rm GDi1})}{Y_{\rm md1} + Y_{\rm ms2} + n(Y_{\rm GDi1} + Y_{\rm GSi2})},$$ (13.34a) $$Y_{\rm nS}(\omega, x) = -\frac{Y_{\rm md1}(Y_{\rm ms2} + nY_{\rm GSi2})}{Y_{\rm md1} + Y_{\rm ms2} + n(Y_{\rm GDi1} + Y_{\rm GSi2})},$$ (13.34b) $$Y_{\text{nG}}(\omega, x) = \frac{Y_{\text{ms2}}Y_{\text{GDi1}} - Y_{\text{md1}}Y_{\text{GSi2}}}{Y_{\text{md1}} + Y_{\text{ms2}} + n(Y_{\text{GDi1}} + Y_{\text{GSi2}})},$$ (13.34c) $$Y_{\rm nB}(\omega, x) = (n-1)Y_{\rm nG}(\omega, x). \tag{13.34d}$$ From (13.34d) it can be seen that the transadmittance from the noise source $\delta V_n$ to the bulk noise current $\delta I_{\rm nB}$ is n-1 times that to the gate noise current $\delta I_{\rm nG}$ . This results in a PSD of the induced bulk noise current $\delta I_{\rm nB}$ that is $(n-1)^2$ that of the induced gate noise current $\delta I_{\rm nG}$ : $$S_{\delta I_{\text{nB}}^2} = (n-1)^2 S_{\delta I_{\text{nG}}^2}.$$ (13.35) Assuming a constant slope factor n, (13.35) is also valid for the total induced gate and bulk currents $\Delta I_{nG}$ and $\Delta I_{nB}$ : $$S_{\Delta I_{\rm nB}^2} = (n-1)^2 S_{\Delta I_{\rm nG}^2}.$$ (13.36) The noise transadmittances in (13.34) can be normalized by introducing the normalization conductances of each half transistors $M_1$ and $M_2$ defined by [78, 153] $$G_{\text{spec}1} \triangleq 2n\mu_0 \frac{W}{x} C_{\text{ox}} U_{\text{T}} = \frac{G_{\text{spec}}}{\xi},$$ (13.37a) $$G_{\text{spec2}} \triangleq 2n\mu_0 \frac{W}{L-x} C_{\text{ox}} U_{\text{T}} = \frac{G_{\text{spec}}}{1-\xi},\tag{13.37b}$$ and the frequency can be normalized using the specific frequency of each half transistors $M_1$ and $M_2$ defined as [78, 153] $$\omega_{\text{spec}1} \triangleq \frac{\mu_0 U_{\text{T}}}{x^2} = \frac{\omega_{\text{spec}}}{\xi^2},$$ (13.38a) $$\omega_{\text{spec2}} \triangleq \frac{\mu_0 U_{\text{T}}}{(L-x)^2} = \frac{\omega_{\text{spec}}}{(1-\xi)^2},\tag{13.38b}$$ with $$\omega_{\text{spec}} \triangleq \frac{\mu_0 U_{\text{T}}}{L^2} \tag{13.39}$$ being the specific frequency of the full-length transistor. Introducing the above normalizations in (13.34) results in [78, 153] $$y_{\rm nD}(\Omega, \xi) \triangleq \frac{Y_{\rm nD}}{G_{\rm spec}}$$ (13.40a) $$= -\frac{y_{\rm ms2}(\Omega(1-\xi)^2)[y_{\rm md1}(\Omega\xi^2) + ny_{\rm GDi1}(\Omega\xi^2)]}{(1-\xi)y_{\rm md1}(\Omega\xi^2) + \xi y_{\rm ms2}(\Omega(1-\xi)^2) + n[(1-\xi)y_{\rm GDi1}(\Omega\xi^2) + \xi y_{\rm GSi2}(\Omega(1-\xi)^2)]},$$ $$y_{\rm nS}(\Omega, \xi) \triangleq \frac{Y_{\rm nS}}{G_{\rm spec}}$$ (13.40b) $$= -\frac{y_{\rm md1}(\Omega \xi^2)[y_{\rm ms2}(\Omega (1-\xi)^2) + ny_{\rm GSi2}(\Omega (1-\xi)^2)]}{(1-\xi)y_{\rm md1}(\Omega \xi^2) + \xi y_{\rm ms2}(\Omega (1-\xi)^2) + n[(1-\xi)y_{\rm GDi1}(\Omega \xi^2) + \xi y_{\rm GSi2}(\Omega (1-\xi)^2)]},$$ $$y_{\rm nG}(\Omega, \xi) \triangleq \frac{Y_{\rm nG}}{G_{\rm spec}}$$ (13.40c) $$=\frac{y_{\rm ms2}(\Omega(1-\xi)^2)y_{\rm GDi1}(\Omega\xi^2)-y_{\rm md1}(\Omega\xi^2)y_{\rm GSi2}(\Omega(1-\xi)^2)}{(1-\xi)y_{\rm md1}(\Omega\xi^2)+\xi y_{\rm ms2}(\Omega(1-\xi)^2)+n[(1-\xi)y_{\rm GDi1}(\Omega\xi^2)+\xi y_{\rm GSi2}(\Omega(1-\xi)^2)]},$$ $$y_{\rm nB}(\Omega, \xi) \triangleq \frac{Y_{\rm nB}}{G_{\rm spec}} = (n-1)y_{\rm nG}(\Omega, \xi).$$ (13.40d) where $\Omega \triangleq \omega/\omega_{\rm spec}$ is the normalized frequency. The above noise transadmittances are then used in the next section to derive the terminal noise current PSD and CPSD. #### 13.2.3 Generic PSDs Derivation The PSD and CPSD of each noisy terminal currents due to the channel thermal noise voltage source $\delta V_n$ are given by $$S_{\delta I_{nk}^2}(\omega, x) = |Y_{nk}(\omega, x)|^2 S_{\delta V_n^2}(x),$$ (13.41a) $$S_{\delta I_{nk}\delta I_{nl}^*}(\omega, x) = Y_{nk}(\omega, x)Y_{nl}^*(\omega, x)S_{\delta V_n^2}(x), \tag{13.41b}$$ with $k \neq l \in \{D, S, G, B\}$ . Integrating these relations from source to drain and assuming that all noise sources in the channel are uncorrelated, the following normalized relation can be derived [78, 153]: $$s_{\Delta I_{nk}^{2}}(\Omega) \triangleq \frac{S_{\Delta I_{nk}^{2}}(\omega)}{S_{I_{snec}^{2}}} = \int_{0}^{1} |y_{nk}(\Omega, \xi)|^{2} \frac{\mathrm{d}\xi}{q_{i}(\xi)},$$ (13.42a) $$s_{\Delta I_{nk}\Delta I_{nl}^*}(\Omega) \triangleq \frac{S_{\Delta I_{nk}\Delta I_{nl}^*}(\omega)}{S_{I_{\text{spec}}^2}} = \int_0^1 y_{nk}(\Omega, \xi) y_{nl}^*(\Omega, \xi) \frac{\mathrm{d}\xi}{q_i(\xi)}.$$ (13.42b) At this point it is useful to introduce the following additional variables [78, 153] $$\chi(\xi) \triangleq q_{i}(\xi) + \frac{1}{2}, \quad \chi_{s} \triangleq q_{s} + \frac{1}{2}, \quad \chi_{d} \triangleq q_{d} + \frac{1}{2},$$ (13.43) which greatly simplify the evaluation of the integrals in (13.42). Using these intermediate variables, integrating the same current in the complete transistor and in transistors $M_1$ and $M_2$ leads to $$i_{\rm d} = \chi_{\rm s}^2 - \chi_{\rm d}^2, \quad i_{\rm d}\xi = \chi_{\rm s}^2 - \chi^2, \quad i_{\rm d}(1 - \xi) = \chi^2 - \chi_{\rm d}^2.$$ (13.44) Finally, the different normalized PSD and CPSD of (13.42) become [78, 153] $$s_{\Delta I_{nk}^2}(\Omega) = \frac{1}{i_d} \int_{\gamma_d}^{\chi_s} |y_{nk}(\Omega, \chi)|^2 \frac{4\chi}{2\chi - 1} d\chi,$$ (13.45a) $$s_{\Delta I_{nk}\Delta I_{nl}^*}(\Omega) = \frac{1}{i_d} \int_{\chi_d}^{\chi_s} y_{nk}(\Omega, \chi) y_{nl}^*(\Omega, \chi) \frac{4\chi}{2\chi - 1} d\chi, \qquad (13.45b)$$ where variable $\xi$ used in the expressions of the normalized transadmittances given by (13.40) must also be expressed as a function of $\chi$ using the following relation: $$\xi = \frac{\chi_{\rm s}^2 - \chi^2}{i_{\rm d}}.\tag{13.46}$$ (13.48) Figure 13.5 (a) Single transistor split into two separate transistors to evaluate the noise transadmittances between channel noise source $\delta V_n$ and the terminal noise currents. (b) Corresponding quasistatic small-signal circuit It is unfortunately not possible to get closed-form algebraic expressions for the integrals (13.45a) and (13.45b). However, a simple first-order approximation will be derived in the next section. ### 13.2.4 First-Order Approximation A first-order approximation can be obtained by replacing each transistor $M_1$ and $M_2$ by their quasi-static small-signal model as shown in Figure 13.5(b), which clearly illustrates the capacitive coupling existing between the channel and the gate and bulk terminals inducing noise currents to flow. The small-signal Y-parameters used in (13.34) then reduce to $Y_{\rm md1} = G_{\rm md1}$ , $Y_{\rm ms2} = G_{\rm ms2}$ , $Y_{\rm GDi1} = j~\omega~C_{\rm GDi1}$ , and $Y_{\rm GSi2} = j~\omega~C_{\rm GSi2}$ . Within the limits of this crude approximation, the PSD of the drain noise current $\Delta I_{\rm nD}$ can then be calculated using (13.45a) as [78, 153] $$s_{\Delta i_{\text{nD}}^2} \cong s_{\Delta i_{\text{nS}}^2} \cong \frac{4\chi_{\text{s}}^2 - 3\chi_{\text{s}} + 4\chi_{\text{s}}\chi_{\text{d}} - 3\chi_{\text{d}} + 4\chi_{\text{d}}^2}{6(\chi_{\text{s}} + \chi_{\text{d}})}.$$ (13.47) Note first that in this first-order approximation, the PSD of the drain noise current is equal to the PSD of the source noise current. Therefore, it can be represented by a single current noise source connected between the drain and the source of the noiseless transistor as in the low-frequency case shown in Figure 6.5(b). In addition, after replacing $\chi_s$ and $\chi_d$ with their definitions (13.43), it appears that the first-order non-quasi-static drain current noise PSD (13.47) is identical to the low-frequency expression given in (6.19) [49, 52]. For the drain and source noise currents, this first-order model hence reduces to the simple low-frequency case. The PSD of the induced gate noise current $\Delta I_{nG}$ can be evaluated from (13.45a) as [78,153] $$\begin{split} s_{\Delta i_{\text{nG}}^2} &= \frac{s_{\Delta i_{\text{nB}}^2}}{(n-1)^2} \\ &\cong \Omega^2 \frac{16\chi_{\text{s}}^4 + 16\chi_{\text{d}}^4 + 80\chi_{\text{s}}^3\chi_{\text{d}} + 80\chi_{\text{s}}\chi_{\text{d}}^3 + 168\chi_{\text{s}}^2\chi_{\text{d}}^2 - 15\chi_{\text{s}}^3 - 15\chi_{\text{d}}^3 - 75\chi_{\text{s}}^2\chi_{\text{d}} - 75\chi_{\text{s}}\chi_{\text{d}}^2}{540n^2(\chi_{\text{s}} + \chi_{\text{d}})^5}, \end{split}$$ Figure 13.6 Admittance seen at the gate of the intrinsic transistor which is *proportional to the square of the frequency*. This is simply due to the capacitive coupling existing between the channel and the gate. The bias dependence is a little bit more complex than the PSD of the drain current noise. As mentioned above, the PSD of the induced bulk noise current is simply $(n-1)^2$ that of the induced gate noise current given by (13.48). For $V_D = V_S$ , the transistor is basically a passive resistor<sup>3</sup> capacitively coupled to the gate and the bulk. Hence, the Nyquist theorem applies and the induced gate noise for $V_D = V_S$ should therefore be equal to the noise of the conductance $G_{Gi} \triangleq \Re\{Y_{Gi}\}$ seen at the gate. This is no longer strictly true for $V_D \neq V_S$ , but a thermal noise parameter at the gate $\delta_{nG}$ can be defined as $$\delta_{\rm nG} \stackrel{\triangle}{=} \frac{G_{\rm nG}}{G_{\rm Gi}} = \frac{s_{\Delta i_{\rm nG}^2}}{g_{\rm Gi}},\tag{13.49}$$ where $G_{nG}$ is the thermal noise conductance at the gate defined by $$S_{\Delta I_{nG}^2} \triangleq 4kT G_{nG}(\omega) \propto \omega^2.$$ (13.50) Similar to the definition of the thermal noise parameter at the drain, $\delta_{nG}$ measures the deviation of the actual PSD of the induced gate noise current with respect to that of the conductance $G_{Gi}$ . With the quasi-static model, $Y_{Gi}$ is simply given by $$Y_{Gi} = j \omega C_{Gi} = j \omega (C_{GSi} + C_{GDi} + C_{GBi}),$$ (13.51) which has no real component. Therefore a non-quasi-static approach is needed to evaluate the real part of $Y_{Gi}$ . As shown in Figure 13.6, the gate sees the oxide capacitance in series with part of the channel, which is responsible for the real part of $Y_{Gi}$ . The $Y_{Gi}$ admittance is simply equal to the parallel connection of the intrinsic gate-to-source, gate-to-drain, and gate-to-bulk admittances: $$Y_{Gi} = Y_{GSi} + Y_{GDi} + Y_{GBi}.$$ (13.52) <sup>&</sup>lt;sup>3</sup> Actually a resistor is always passive, but in this case, the term passive is used to emphasise the fact that for $V_D = V_S$ the transistor can be looked at as a passive RC network and the Nyquist and Bode theorems apply. From the first-order non-quasi-static model described in Section 5.2, assuming $\omega \tau_{qs} \ll 1$ , the latter are given by $$Y_{\rm GSi} \cong \frac{j \,\omega \,C_{\rm GSi}}{1 + j \,\omega \,\tau_{\rm qs}/2} \cong j \,\omega \,C_{\rm GSi} (1 - j \,\omega \,\frac{\tau_{\rm qs}}{2}),$$ (13.53a) $$Y_{\rm GDi} \cong \frac{j \,\omega \,C_{\rm GDi}}{1 + j \,\omega \,\tau_{\rm qs}/2} \cong j \,\omega \,C_{\rm GDi} \,(1 - j \,\omega \,\frac{\tau_{\rm qs}}{2}),$$ (13.53b) $$Y_{\text{GBi}} = \frac{n-1}{n} (j \,\omega \,C_{\text{OX}} - Y_{\text{GSi}} - Y_{\text{GDi}}),$$ (13.53c) where $\tau_{qs}$ is the channel time constant which is related to the quasi-static frequency $\omega_{qs}$ defined by (5.32) according to $$\frac{\tau_{\text{qs}}}{\tau_{\text{spec}}} = \frac{\omega_{\text{spec}}}{\omega_{\text{qs}}} = \frac{1}{\Omega_{\text{qs}}} = \frac{1}{30} \frac{4q_{\text{s}}^2 + 4q_{\text{d}}^2 + 12q_{\text{s}}q_{\text{d}} + 10q_{\text{s}} + 10q_{\text{d}} + 5}{(q_{\text{s}} + q_{\text{d}} + 1)^3}.$$ (13.54) Notice that $\tau_{qs}/\tau_{spec}$ does not depend on the transistor geometry, but is bias dependent according to (13.54). $\Omega_{qs}$ corresponds to the limit between the quasi-static and non-quasi-static model. This means that for normalized frequencies close or even larger than $\Omega_{qs}$ , non-quasi-static effects have to be accounted for. Introducing (13.53) into (13.52) results in $$Y_{Gi} \cong \omega^{2} \frac{\tau_{qs}(C_{GSi} + C_{GDi})}{2n} + j \omega \frac{(n-1)C_{OX} + C_{GSi} + C_{GDi}}{n}$$ $$= \omega^{2} \frac{\tau_{qs}C_{OX}(c_{GSi} + c_{GDi})}{2n} + j \omega C_{OX} \frac{n-1+c_{GSi}+c_{GDi}}{n},$$ (13.55) where $C_{\text{OX}} \triangleq W L_{\text{f}} C_{\text{ox}} = N_{\text{f}} W_{\text{f}} L_{\text{f}} C_{\text{ox}}$ and $c_{\text{GSi}}$ and $c_{\text{GDi}}$ are the normalized gate-to-source and gate-to-drain intrinsic capacitances, which depend on the normalized source and drain charge densities according to (5.50): $$c_{\text{GSi}} \triangleq \frac{C_{\text{GSi}}}{C_{\text{OX}}} = \frac{2}{3} q_{\text{s}} \frac{q_{\text{s}} + 2q_{\text{d}} + 3/2}{(q_{\text{s}} + q_{\text{d}} + 1)^2},$$ (13.56a) $$c_{\text{GDi}} \triangleq \frac{C_{\text{GDi}}}{C_{\text{OX}}} = \frac{2}{3} q_{\text{d}} \frac{q_{\text{d}} + 2q_{\text{s}} + 3/2}{(q_{\text{s}} + q_{\text{d}} + 1)^2}.$$ (13.56b) The expression of the gate noise parameter $\delta_{nG}$ will not be detailed here, but it can be evaluated from (13.49), (13.48), and (13.55). It is plotted in Figure 13.7(a) versus the inversion factor for different values of the $i_r/i_f$ ratio. As illustrated in Figure 13.7(a), $\delta_{nG}$ remains close to unity in all bias conditions since it is kept between 1 in weak inversion and 4/3 in strong inversion and saturation: $$\delta_{nG} = \begin{cases} 1 & \text{in weak inversion} \\ 4/3 & \text{in strong inversion and saturation.} \end{cases}$$ (13.57) **Figure 13.7** (a) Noise factor $\delta_{nG}$ and (b) magnitude of the drain-gate correlation coefficient $\rho_{GD}$ versus the inversion factor $i_f$ for different $i_r/i_f$ ratios (from $i_r=i_f$ to saturation where $i_r=0$ ) In strong inversion and saturation, $c_{\rm GDi} \cong 0$ and $\tau_{\rm qs}$ is given by $$\tau_{\rm qs} = \frac{C_{\rm m}}{G_{\rm m}} \cong \frac{4}{15} \frac{C_{\rm OX}}{G_{\rm m}} = \frac{2}{5} \frac{C_{\rm GSi}}{G_{\rm m}}.$$ (13.58) The real part of the input admittance is then given by $$G_{\text{Gi}} \cong \frac{(\omega C_{\text{GSi}})^2}{5nG_{\text{m}}} = \frac{(\omega C_{\text{GSi}})^2}{5G_{\text{ms}}} = \frac{5}{4} \frac{G_{\text{m}}}{\text{n}} (\omega \tau_{\text{qs}})^2,$$ (13.59) The gate noise conductance in strong inversion and saturation then simplifies to $$G_{\rm nG}(\omega) \cong \delta_{\rm nG} \frac{(\omega C_{\rm GSi})^2}{5G_{\rm rec}} = \delta_{\rm nG} \frac{5}{4} \frac{G_{\rm m}}{n} (\omega \tau_{\rm qs})^2 = \frac{5}{3} \frac{G_{\rm m}}{n} (\omega \tau_{\rm qs})^2,$$ (13.60) since in strong inversion and saturation the gate thermal noise parameter $\delta_{nG} \cong 4/3$ . Equation (13.60) is in accordance with earlier results for strong inversion and saturation found for example in [151]. It can be further simplified by replacing $G_{\rm ms}$ by $G_{\rm spec}q_{\rm s}$ with $G_{\rm spec}=I_{\rm spec}/U_{\rm T}=2n\mu_0\,C_{\rm ox}W/LU_{\rm T}$ , resulting in $$G_{\rm nG} \cong \frac{8}{135} \frac{W L^3 \omega^2}{n q_{\rm s}} \frac{C_{\rm ox}}{\mu_0 U_{\rm T}} = \frac{16}{135} \frac{W L^3 \omega^2 C_{\rm ox}}{\mu_0 (V_{\rm G} - V_{\rm T0} - n V_{\rm S})}.$$ (13.61) According to (13.61), the induced gate noise in strong inversion and saturation is proportional to the cube of the gate length and inversely proportional to the overdrive voltage. For a given transistor width and for a given overdrive voltage, the induced gate noise quickly decreases when reducing the gate length. It should be noted here that induced gate noise is actually always present for $\omega > 0$ . Its effect should be compared to the effect of the other noise sources and particularly to the effect Figure 13.8 Two-transistor model for $V_D = V_S$ used for evaluation of the correlation between the induced gate noise current and the drain current noise of the dominant drain noise. This comparison can be done only after having accounted for the correlation existing between the induced gate noise and the drain noise, which is evaluated below. The CPSD between the gate and the drain noise currents is obtained from (13.45b) [78,153]: $$s_{\Delta i_{\text{nG}} \Delta i_{\text{nD}}^*} \cong s_{\Delta i_{\text{nG}} \Delta i_{\text{nS}}^*} \cong \frac{j\Omega}{18n} \frac{(\chi_{\text{s}} - \chi_{\text{d}})(\chi_{\text{s}}^2 + 4\chi_{\text{s}}\chi_{\text{d}} + \chi_{\text{d}}^2)}{(\chi_{\text{s}} + \chi_{\text{d}})^3}.$$ (13.62) As expected $s_{\Delta i_{nG}} \Delta i_{nD}^*$ is not null, meaning that the gate noise is partly correlated with the drain noise. At frequency low enough for this first-order approximation to be valid, the correlation factor $\rho_{GD}$ , as defined by equation (13.71) below, is independent of the frequency $\Omega$ . As illustrated in Figure 13.7(b), it is always null for $V_D = V_S$ . This can be explained with the help of Figure 13.8. The gate current can be expressed in terms of the channel thermal noise voltage source as $$\delta I_{\rm nG} = Y_{\rm nG} \, \delta V_{\rm n},\tag{13.63}$$ where the transadmittance $Y_{nG}$ is given by $$Y_{\text{nG}} = \frac{G_{\text{md1}}G_{\text{ms2}}}{G_{\text{md1}} + G_{\text{ms2}}} \frac{j \,\omega\left(\frac{C_{\text{GDi1}}}{G_{\text{md1}}} - \frac{C_{\text{GSi2}}}{G_{\text{ms2}}}\right)}{1 + j \,\omega\frac{C_{\text{GDi1}} + C_{\text{GSi2}}}{G_{\text{ms2}} + G_{\text{ms2}}}}.$$ (13.64) Notice the minus sign in the numerator of (13.64). For $V_D = V_S$ , the channel is uniform from source to drain and hence $$G_{\text{md1}} = \frac{G_{\text{ms}}}{\xi},\tag{13.65a}$$ $$G_{\text{ms2}} = \frac{G_{\text{ms}}}{1 - \xi},$$ (13.65b) $$C_{\text{GDi1}} = \xi C_{\text{GDSi}},\tag{13.65c}$$ $$C_{\text{GSi2}} = (1 - \xi)C_{\text{GDSi}},$$ (13.65d) with $G_{\rm ms}=G_{\rm md1}+G_{\rm ms2}$ and $C_{\rm GDSi}=C_{\rm GDi1}+C_{\rm GSi2}$ . Replacing (13.65) into (13.64) results in $$Y_{\rm nG} = \frac{-j \,\omega C_{\rm GDSi}(1 - 2\xi)}{1 + j \,\omega \frac{C_{\rm GDSi}}{G_{\rm ord}}(1 - \xi)\xi}.$$ (13.66) From (13.66), it is interesting to note that $Y_{nG}(0.5) = 0$ and $Y_{nG}(1 - \xi) = -Y_{nG}(\xi)$ , so that the sum $Y_{nG}(\xi) + Y_{nG}(1 - \xi)$ is zero. This is simply the result of the source and drain full symmetry occurring when the transistor is biased with $V_D = V_S$ . When summing all the contributions along the channel to obtain the total induced gate noise current, the contribution at $\xi$ is fully correlated with the one at $1 - \xi$ and since the one at the middle of the channel is zero, the part of the total induced current that could be correlated with the drain current is canceled out, leaving only the noncorrelated part. This explains why the correlation coefficient $\rho_{GD}$ is zero for $V_D = V_S$ . Since $\Omega$ , $\chi_s$ , $\chi_d$ , and n in (13.62) are all real, the first-order approximation of the CPSD $s_{\Delta i_{nG}} \Delta i_{nD}^*$ and the correlation coefficient $\rho_{GD}$ is purely imaginary, which is simply due to the capacitive coupling. It is plotted versus the inversion factor in Figure 13.7(b). In saturation $\rho_{GD}$ is given by<sup>4</sup> $$\rho_{\rm GD} = \frac{+j\sqrt{5}(2q_{\rm s}^2 + 6q_{\rm s} + 3)}{\sqrt{(4q_{\rm s} + 3)(32q_{\rm s}^3 + 114q_{\rm s}^2 + 132q_{\rm s} + 45)}}$$ (saturation), (13.67) which has the following asymptotes: $$\rho_{\rm GD} = \begin{cases} +j/\sqrt{3} \approx +j \ 0.6 & \text{in weak inversion and saturation} \\ +j\sqrt{5/32} \approx +j \ 0.4 & \text{in strong inversion and saturation.} \end{cases}$$ (13.68) Note that (13.68) is in agreement with the early result found for strong inversion by Van der Ziel [91] and the more recent result in weak inversion presented in [153]. <sup>&</sup>lt;sup>4</sup> Note that with the sign definition of the noise current source $\Delta I_{nG}$ given in Figure 13.3(b) (i.e., current flowing from gate to ground), the imaginary part of the correlation coefficient $\rho_{GD}$ is positive. In reference [151], the current is taken positive flowing from source to gate, leading to a negative value of the imaginary part of $\rho_{GD}$ . Finally, since the PSD of the drain and source noise currents are identical, the CPSD between the drain and the source noise currents is equal to the PSD of the drain noise current [78, 153]: $$s_{\Delta i_{nD}} \Delta i_{nS}^* \cong s_{\Delta i_{nD}^2} \cong \frac{4\chi_s^2 - 3\chi_s + 4\chi_s\chi_d - 3\chi_d + 4\chi_d^2}{6(\chi_s + \chi_d)}.$$ (13.69) Although this first-order model is usually sufficient for most circuit design purposes, it is interesting to investigate the full non-quasi-static model. This is done in the next section. ### 13.2.5 Higher Order Effects The behavior at frequencies higher than $\Omega_{qs}$ has been explored by numerically integrating equations (13.45a) and (13.45b) and using the complete non-quasi-static expressions of the transadmittances. To get readable results, only the deviation from the first-order behavior described above is plotted. A new set of parameters are therefore defined by [78, 153] $$\kappa_k \triangleq s_{\Delta i_{nk}^2} / \left\{ s_{\Delta i_{nk}^2} \right\}_{\text{(first order)}}$$ (13.70) with $\kappa_B = \kappa_G$ . The three independent coefficients $\kappa_D$ , $\kappa_S$ , and $\kappa_G$ are plotted in Figure 13.9(a) versus the normalized frequency $\Theta \triangleq \Omega/\Omega_{qs}$ , in the linear region and saturation, at different levels of inversion. The magnitude and phase of the correlation coefficients defined by $$\rho_{kl} \triangleq \frac{s_{\Delta i_{nk}} \Delta i_{nl}^*}{\sqrt{s_{\Delta i_{nk}^2} s_{\Delta i_{nl}^2}}}$$ (13.71) are plotted versus $\Theta \triangleq \Omega/\Omega_{qs}$ in Figures 13.9(b) and 13.9(c) respectively. The lines represent the results obtained from the numerical integration of (13.45a) and (13.45b), whereas the symbols correspond to the results obtained from a 16-segment simulation using the approach described in [114, 134]. Each segment has been simulated using the intrinsic part of the EKV compact model instead of the MOS Model 11 used in [114, 134]. It can be seen from the bottom part of Figure 13.9(a) that at high frequency, the induced gate noise $s_{\Delta I_{\rm nG}^2}$ becomes smaller than expected from the first-order approximation. It still increases, but only proportionally to $\sqrt{\Omega}$ instead of $\Omega^2$ (since $\kappa_{\rm G} \propto \Omega^{-3/2}$ ). Note that the actual curves do not vary with the inversion factor and that even the linear region and saturation behaviors are very close to each other. The top part of Figure 13.9(a) shows that the drain and source noise PSDs tend to slowly increase with frequency, about at a $\sqrt{\Omega}$ rate. Note that although this frequency behavior might seem surprising at a first glance, a similar behavior has already been observed by L.-J. Pu and Y. Tsividis in [154]. In the linear region, the curve is again independent of the state of inversion. In saturation mode, the behavior is more complex. In the strong inversion region ( $IC \gg 1$ ), both $\kappa_D$ and $\kappa_S$ tend toward the linear region curve, whereas in weak inversion ( $IC \ll 1$ ), the drain noise is kept almost constant while the source noise still increases in a similar fashion as the linear region curve. **Figure 13.9** High-frequency effects on the noise PSDs and correlation coefficients referred to the first-order model [153]. The lines correspond to the result of the numerical integration of (13.45a) and (13.45b). The symbols correspond to the results obtained from a 16-segment simulation using the approach described in [114, 134] (Reproduced by permission of IEE from [153]) The magnitude of $\rho_{GD}$ and $\rho_{GS}$ are plotted on the top part of Figure 13.9(b). They follow a complex pattern that is hardly predictable in saturation, even qualitatively. In the linear regime, both correlation coefficients $\rho_{GD}$ and $\rho_{GS}$ are null at low frequency, since as explained above, the two identical channel portions placed symmetrically relatively to the center point contribute to the gate noise with the same magnitude but with an opposite correlation sign. At higher frequency, though, the drain and source currents are no longer forced equal. In the linear region, both correlation coefficients $\rho_{GD}$ and $\rho_{GS}$ remain equal but increase towards an asymptotic value of about 0.71. At the same time, the total correlation between the drain and source current, plotted in the bottom part of Figure 13.9(b), vanishes to zero since each elementary channel section can only contribute to the noise current of the nearby terminal and is completely damped before reaching the remote one. The phase of the correlation coefficients is plotted in Figure 13.9(c), which shows that the low-frequency capacitive correlation of the induced gate noise (i.e., $\rho_{GD}$ ) tends toward a purely real value at higher frequency. This phenomenon is related to the additional transconductance phase shifts of the non-quasi-static regime, but is rather hard to explain directly. The source–drain correlation phase increases quickly when the distributed effects become significant. Note that the calculation obtained from (13.45a) and (13.45b) match very well to the results obtained from the simulation. Finally, Figure 13.10 shows that the mobility reduction due to the vertical field and velocity saturation have only a small effect on the HF noise, even in strong inversion (IC = 100). **Figure 13.10** Effects induced by the mobility reduction due to the vertical field and velocity saturation in strong inversion (IC = 100) on $\kappa_D$ , $\kappa_G$ , and $\rho_{GD}$ using the EKV2.6 model parameters THETA and UCRIT. The parameter set (THETA = 0 V<sup>-1</sup>, UCRIT = 1 GV/m), (THETA = 1 V<sup>-1</sup>, UCRIT = 1 GV/m), (THETA = 0 V<sup>-1</sup>, UCRIT = 5 MV/m) correspond respectively to: no mobility reduction and no velocity saturation, mobility reduction without velocity saturation and velocity saturation without mobility reduction (Reproduced by permission of IEE from [153]) # 13.3 HF NOISE PARAMETERS OF A COMMON-SOURCE AMPLIFIER ## 13.3.1 Simple Equivalent Circuit Including Induced Gate Noise and Drain Noise Figure 13.11 shows a common-source amplifier and its simplified equivalent small-signal circuit, where capacitance $C_{\rm GS}$ includes both the intrinsic and extrinsic parts (mainly the overlap in this case). The latter circuit is made extremely simple in order to allow for hand calculation. It is assumed that the transistor is biased in strong inversion and saturation. The equivalent circuit of Figure 13.11 includes the drain current noise source $\Delta I_{\rm nD}$ and the induced gate noise current source $\Delta I_{\rm nG}$ having PSDs $$S_{\Delta I_{\rm cD}^2} = 4kTG_{\rm nD},\tag{13.72a}$$ $$S_{\Delta I_{nG}^2} = 4kTG_{nG}(\omega), \qquad (13.72b)$$ respectively, with $$G_{\rm nD} = \gamma_{\rm nD} G_{\rm m},\tag{13.73a}$$ $$G_{\rm nG}(\omega) = \delta_{\rm nG} \frac{(\omega C_{\rm GS})^2}{5nG_{\rm m}} = \beta_{\rm nG} \frac{(\omega C_{\rm GS})^2}{G_{\rm m}},$$ (13.73b) with $$\beta_{\rm nG} = \frac{\delta_{\rm nG}}{5n} = \frac{4}{15n},\tag{13.74}$$ since according to (13.57), $\delta_{nG}=4/3$ in strong inversion and saturation. We will now calculate the noise parameters $R_v$ , $G_i$ , $Y_c$ of the equivalent noisy two-port network of Figure 13.11. Remember that the two noise sources $\Delta I_{\rm nD}$ and $\Delta I_{\rm nG}$ are correlated with a correlation coefficient $\rho_{\rm GD}$ given by (13.68), which is purely imaginary $$\rho_{\rm GD} = +j c_{\rm g}, \tag{13.75}$$ with $c_g = \sqrt{5/32} \cong 0.4$ in strong inversion and saturation. This makes the analysis a bit more complicated than if both sources were uncorrelated. **Figure 13.11** (a) Common source amplifier, (b) simple HF equivalent circuit including the induced gate noise, and (c) equivalent two-port representation We first have to calculate the noise sources $V_n$ and $I_n$ from their definitions given in (13.4) which require the Y-parameters $Y_{11}$ and $Y_{21}$ , which are easily calculated as $$Y_{11} = j \omega C_{GS},$$ (13.76a) $$Y_{21} = G_{\rm m}. (13.76b)$$ The output current $I_2$ when the input and output are short-circuited is given by $$I_2|_{V_1=V_2=0} = \Delta I_{\text{nD}},$$ (13.77) from which we obtain $V_n$ as $$V_{\rm n} = -\frac{1}{Y_{21}} I_2 \big|_{V_1 = V_2 = 0} = -\frac{\Delta I_{\rm nD}}{G_{\rm m}}.$$ (13.78) The output current $I_2$ when the input is open and the output is short-circuited is $$I_2|_{I_1=V_2=0} = \Delta I_{\rm nD} - \frac{G_{\rm m}}{j \,\omega \,C_{\rm GS}} \Delta I_{\rm nG},$$ (13.79) from which we get $I_n$ as $$I_{\rm n} = -\frac{Y_{11}}{Y_{21}} I_2 \Big|_{I_1 = V_2 = 0} = \Delta I_{\rm nG} - \frac{j \omega C_{\rm GS}}{G_{\rm m}} \Delta I_{\rm nD}.$$ (13.80) The mean-square value of $V_n$ is then given by $$\overline{|V_{\rm n}|^2} = \frac{\overline{|\Delta I_{\rm nD}|^2}}{G_{\rm m}^2},\tag{13.81}$$ whereas the mean-square value of $I_n$ is given by $$\overline{|I_{\rm n}|^2} = \overline{|\Delta I_{\rm nG}|^2} + \left(\frac{\omega C_{\rm GS}}{G_{\rm m}}\right)^2 \overline{|\Delta I_{\rm nD}|^2} + \frac{j \omega C_{\rm GS}}{G_{\rm m}} (\overline{\Delta I_{\rm nG} \Delta I_{\rm nD}^*} - \overline{\Delta I_{\rm nG}^* \Delta I_{\rm nD}}). \quad (13.82)$$ The mean-square values $\overline{|\Delta I_{\rm nD}|^2}$ and $\overline{|\Delta I_{\rm nG}|^2}$ can be expressed in terms of the PSDs $S_{\Delta I_{\rm nD}^2}$ and $S_{\Delta I_{\rm nG}^2}$ as $$\overline{|\Delta I_{\rm nD}|^2} = S_{\Delta I_{\rm D}^2} B = 4kTBG_{\rm nD}, \qquad (13.83a)$$ $$\overline{|\Delta I_{\rm nG}|^2} = S_{\Delta I_{\rm nG}^2} B = 4kTBG_{\rm nG}(\omega), \tag{13.83b}$$ where (13.72) have been used. For narrow-band systems, the definition of the correlation coefficient given by (13.71) can be extended to the mean-square values as $$\rho_{kl} \triangleq \frac{s_{\Delta i_{nk} \Delta i_{nl}^*}}{\sqrt{s_{\Delta i_{nk}^2} s_{\Delta i_{nl}^2}}} = \frac{\overline{\Delta I_{nk} \Delta I_{nl}^*}}{\sqrt{|\Delta I_{nk}|^2 |\Delta I_{nl}|^2}}.$$ (13.84) The mean-square values $\overline{\Delta I_{\rm nG}\Delta I_{\rm nD}^*}$ and $\overline{\Delta I_{\rm nG}^*\Delta I_{\rm nD}}$ can then be expressed in terms of mean-square values $\overline{|\Delta I_{\rm nD}|^2}$ and $\overline{|\Delta I_{\rm nG}|^2}$ and the correlation coefficient $\rho_{\rm GD}$ according to (13.84): $$\overline{\Delta I_{\rm nG} \Delta I_{\rm nD}^*} = \rho_{\rm GD} \sqrt{\overline{|\Delta I_{\rm nG}|^2 |\Delta I_{\rm nD}|^2}} = +jc_{\rm g} 4kTB\sqrt{G_{\rm nG}G_{\rm nD}}, \qquad (13.85a)$$ $$\overline{\Delta I_{\rm nG}^* \Delta I_{\rm nD}} = \rho_{\rm GD}^* \sqrt{|\Delta I_{\rm nG}|^2 |\Delta I_{\rm nD}|^2} = -j c_{\rm g} 4kTB \sqrt{G_{\rm nG}G_{\rm nD}}.$$ (13.85b) The noise parameters $R_{\rm v}$ and $G_{\rm i}$ are then given by $$R_{\rm v} = \frac{\overline{|V_{\rm n}|^2}}{4kTB} = \frac{G_{\rm nD}}{G_{\rm m}^2},\tag{13.86a}$$ $$G_{\rm i} = \frac{\overline{|I_{\rm n}|^2}}{4kTB} = G_{\rm nG} + \left(\frac{\omega C_{\rm GS}}{G_{\rm m}}\right)^2 G_{\rm nD} - \frac{2c_{\rm g}\omega C_{\rm GS}}{G_{\rm m}} \sqrt{G_{\rm nG}G_{\rm nD}}.$$ (13.86b) According to (13.8), for calculating $Y_c$ , we need $\overline{I_n V_n^*}$ which is given by $$\overline{I_{n}V_{n}^{*}} = \frac{1}{G_{m}} \left( \frac{j \omega C_{GS}}{G_{m}} \overline{|\Delta I_{nD}|^{2}} - \overline{\Delta I_{nG} \Delta I_{nD}^{*}} \right) = \frac{4kTB}{G_{m}} \left( \frac{j \omega C_{GS}}{G_{m}} G_{nD} - jc_{g} \sqrt{G_{nG} G_{nD}} \right),$$ (13.87) from which we get $$Y_{\rm c} = \frac{\overline{I_{\rm n} V_{\rm n}^*}}{|V_{\rm n}|^2} = j \left( \omega C_{\rm GS} - c_{\rm g} G_{\rm m} \sqrt{\frac{G_{\rm nG}}{G_{\rm nD}}} \right).$$ (13.88) From (13.88), we see that $G_c = 0$ and $Y_c = j B_c$ . Introducing the expressions of $G_{\rm nD}$ and $G_{\rm nG}$ given by (13.73) finally results in $$R_{\rm v} = \frac{\gamma_{\rm nD}}{G_{\rm m}},\tag{13.89a}$$ $$G_{\rm i} = (\omega C_{\rm GS})^2 \frac{\gamma_{\rm nD}}{G_{\rm m}} \left( 1 + \frac{\beta_{\rm nG}}{\gamma_{\rm nD}} - 2c_{\rm g} \sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}}} \right), \tag{13.89b}$$ $$G_{\rm c} = 0, \tag{13.89c}$$ $$B_{\rm c} = \omega C_{\rm GS} \left( 1 - c_{\rm g} \sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}}} \right). \tag{13.89d}$$ The uncorrelated and correlated parts of $G_i$ are then obtained using (13.14): $$G_{\rm iu} = (\omega C_{\rm GS})^2 \frac{\beta_{\rm nG}}{G_{\rm m}} (1 - c_{\rm g}^2),$$ (13.90a) $$G_{\rm ic} = (\omega C_{\rm GS})^2 \frac{\gamma_{\rm nD}}{G_{\rm m}} \left( 1 + c_{\rm g}^2 \frac{\beta_{\rm nG}}{\gamma_{\rm nD}} - 2c_{\rm g} \sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}}} \right).$$ (13.90b) From the $R_v$ , $G_i$ , $Y_c$ parameters, we can derive the four noise parameters $R_v$ , $G_{opt}$ , $B_{opt}$ , and $F_{min}$ as a function of the circuit parameters using (13.24) and (13.25), resulting in $$G_{\text{opt}} = \omega C_{\text{GS}} \sqrt{\frac{\beta_{\text{nG}}}{\gamma_{\text{nD}}} \left(1 - c_{\text{g}}^2\right)}, \tag{13.91a}$$ $$B_{\text{opt}} = -\omega C_{\text{GS}} \left( 1 - c_{\text{g}} \sqrt{\frac{\beta_{\text{nG}}}{\gamma_{\text{nD}}}} \right), \tag{13.91b}$$ $$F_{\min} = 1 + 2\omega C_{\text{GS}} \frac{\gamma_{\text{nD}}}{G_{\text{m}}} \sqrt{\frac{\beta_{\text{nG}}}{\gamma_{\text{nD}}} \left(1 - c_{\text{g}}^2\right)}$$ $$\cong 1 + 2\gamma_{\rm nD} \frac{\omega}{\omega_{\rm t}} \sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}} \left(1 - c_{\rm g}^2\right)},\tag{13.91c}$$ where the $G_{\rm m}/C_{\rm GS}$ ratio has been approximated by the transit frequency $\omega_{\rm t} \cong G_{\rm m}/C_{\rm GS}$ . Equations (13.91) reveal that, due to the induced gate noise, the noise matching condition is slightly different than the gain matching condition which would require $B_{\rm s} = -\omega\,C_{\rm GS}$ . Also, the minimum noise factor is strongly depending on the induced gate noise through parameters $\beta_{\rm nG}$ and $c_{\rm g}$ . If induced gate noise was ignored (by setting $\beta_{\rm nG} = 0$ ), the minimum noise factor would be equal to unity. This surprising result can be explained as follows: if the induced gate noise is ignored, there is only the drain noise left and the optimum source conductance is null whereas the optimum source susceptance is $-\omega\,C_{\rm GS}$ . This noise matching situation corresponds to having an inductor with a susceptance value being $-\omega\,C_{\rm GS}$ and no internal conductance. The input circuit is then an inductance in series with the transistor gate-to-source capacitance. This source inductance will then resonate with the input transistor capacitance at the operating frequency providing an infinite voltage gain at the input. The input referred noise is then nulled, resulting in a unity noise factor. Equation (13.91c) indicates that the minimum noise factor increases with frequency for a given bias. For a given operating frequency, it can be decreased by increasing the transistor transit frequency. This can be achieved by increasing the transistor bias or by reducing the transistor length (or both). Technology scaling therefore leads to an improved noise factor at a given frequency and bias. It is also interesting to note that the correlation between the drain noise and the induced gate noise reduces the noise factor compared to the situation where they would be fully uncorrelated. Note that the above derivation has used the HF noise model which did not include short-channel effects. As shown in Section 9.4, the noise parameter $\gamma_{nD}$ is affected by effects such as velocity saturation, carrier heating, mobility degradation due to the vertical field, and channel length modulation. The HF noise model developed in Section 13.2 did not include these effects, particularly for the induced gate noise. Now, since the physical noise source for the drain and gate noise is the channel, both parameters $\gamma_{nD}$ and $\beta_{nG}$ (or $\delta_{nG}$ ) should be affected by these effects in a similar way. Hence, their ratio appearing in (13.91) should not be affected in first-order. On the other hand, the $\gamma_{nD}$ term appearing in the minimum noise factor of (13.91c) should be replaced by the one derived in Section 9.4 to include the short-channel effects. The noise parameters (13.91) can be further simplified by replacing $\gamma_{nD}$ and $\beta_{nG}$ by their expression valid in strong inversion and saturation leading to $$G_{\text{opt}} \cong 0.45 \,\omega \,C_{\text{GS}},$$ (13.92a) $$B_{\text{opt}} \cong -0.8 \,\omega \,C_{\text{GS}},\tag{13.92b}$$ $$F_{\min} \cong 1 + 0.77 \frac{\omega}{\omega_{t}},\tag{13.92c}$$ where n = 1.3 has been used. Equations (13.92) give a first-order relation for the noise parameters of a common-source amplifier. We have seen above that the induced gate noise plays a fundamental role in the noise parameters of a common-source amplifier. We have also seen that due to the induced gate noise, the minimum noise factor becomes frequency dependent. The noise parameters and in particular the minimum noise factor are obtained only in the special condition of noise matching, which are not always possible to satisfy due to additional design constraints. The effective noise factor is then higher than the minimum noise factor and can be expressed in terms of the noise parameters and the actual source conductance and susceptance by (13.26). For a given operating frequency, it is interesting to know above which value of the source impedance the contribution of the induced gate noise to the effective noise factor starts to dominate over the contribution of the drain noise. To derive this condition, we will assume that the noise matching condition is only fulfilled for the imaginary part of the source admittance $B_s$ . In this situation, the actual noise factor is obtained by setting $B_s = B_{\text{opt}}$ in (13.26) resulting in $$F = F_{\min} + \frac{R_{\rm v}}{G_{\rm s}} (G_{\rm s} - G_{\rm opt})^2.$$ (13.93) In this calculation, we are actually more interested in the ratio of the noise added by the amplifier to the noise coming from the source $N_a/N_s$ which is simply given by F-1. Using the noise parameters given in (13.91) results in $$F - 1 = \gamma_{\rm nD} \frac{G_{\rm s}}{G_{\rm m}} + \beta_{\rm nG} (1 - c_{\rm g}^2) \left(\frac{\omega}{\omega_{\rm t}}\right)^2 \frac{G_{\rm m}}{G_{\rm s}},$$ (13.94) where the first term is due to the drain noise, whereas the second originates from the induced gate noise. Equation (13.94) is plotted versus $G_{\rm m}/G_{\rm s}$ in Figure 13.12 for an operating frequency $\omega/\omega_{\rm t}=0.224$ (leading to $G_{\rm m}/G_{\rm opt}\cong 10$ ). We can clearly identify the contribution of the drain noise which decreases with respect to $G_{\rm m}/G_{\rm s}$ and that of the induced gate noise which increases with respect to $G_{\rm m}/G_{\rm s}$ . Both contributions are equal for $G_{\rm s}=G_{\rm opt}$ for which Figure 13.12 Noise added by the common-source amplifier normalized to the source noise versus the source resistance normalized to the transistor transconductance for an operating frequency $\omega/\omega_t = 0.224$ $F=F_{\rm min}$ . The drain noise dominates over the induced gate noise for $G_{\rm m}/G_{\rm s}\ll G_{\rm m}/G_{\rm opt}$ , whereas the induced gate noise dominates over the drain noise for $G_{\rm m}/G_{\rm s}\gg G_{\rm m}/G_{\rm opt}$ . For $G_{\rm s}=1/50~\Omega^{-1}$ and $\omega/\omega_{\rm t}=0.224$ , the transconductance needs to be larger than 200 mA/V for the induced gate noise to dominate. This is a rather large transconductance and hence in most practical cases, the $G_{\rm m}/G_{\rm s}$ ratio is smaller than $G_{\rm m}/G_{\rm opt}$ and therefore it is usually the drain noise that actually dominates. We can also find the frequency $\omega_{\rm ign}$ at which the induced gate noise is equal to the drain noise for a given source conductance $G_{\rm s}$ , by simply equating the first and the second term of (13.94) and solving for $\omega$ . This results in $$\frac{\omega_{\rm ign}}{\omega_{\rm t}} = \sqrt{\frac{\gamma_{\rm nD}}{\beta_{\rm nG}(1 - c_{\rm g}^2)}} \frac{G_{\rm s}}{G_{\rm m}} \cong \frac{4}{3} \sqrt{\frac{5}{3}} n \frac{G_{\rm s}}{G_{\rm m}} \cong 2.24 \frac{G_{\rm s}}{G_{\rm m}}, \tag{13.95}$$ where n=1.3 has been used. We see from (13.95) that the frequency $\omega_{\rm ign}$ at which the induced gate noise contributes as much as the drain noise is a fraction of the transit frequency $\omega_{\rm t}$ which is inversely proportional to the $G_{\rm m}/G_{\rm s}$ ratio. The above discussion somehow mitigates the importance of the induced gate noise in the case of practical designs such as LNAs because the noise matching conditions are seldom achieved due to other design constraints. Nevertheless, it remains an important contributor to the minimum noise figure, which represents the ultimate noise figure that can be achieved by a given device at a given frequency and for a given bias. The previous analysis was based on a very simple small-signal equivalent circuit of a common-source amplifier that considered only the drain noise and the induced gate noise. Additional noise sources will be considered in the next section. # 13.3.2 Equivalent Circuit Including Induced Gate Noise, Drain Noise, Gate and Substrate Resistances Noise The above analysis was based on a very simple equivalent circuit that ignored the noise coming from the gate and the substrate resistances. The equivalent circuit accounting for these two additional noise sources is shown in Figure 13.13. Note that, in order to keep the analysis simple, the output conductance, the gate-to-bulk and bulk-to-source capacitances as well as the source and drain access resistances have been ignored. Also, even though the intrinsic gate-to-drain and bulk-to-drain capacitances are zero in strong inversion and saturation, the overlap and junction capacitances would remain. They will also be ignored for the sake of simplicity. Since the circuit is a common-source amplifier, it has its source tied to the ground. On the other hand, because of the substrate resistance, the intrinsic bulk is not at the ground. In this situation, it is better to use the combination of gate and bulk transconductances driven by the small-signal voltages $\Delta V_{\rm GS}$ and $\Delta V_{\rm BS}$ respectively instead of gate and source transconductances driven by voltages $\Delta V_{\rm GB}$ and $\Delta V_{\rm SB}$ . The two circuits are equivalent since the small-signal drain current (ignoring the drain noise current) can be written as $$\Delta I_{\rm D} = G_{\rm m} \Delta V_{\rm GB} - G_{\rm ms} \Delta V_{\rm SB} = G_{\rm m} \Delta V_{\rm GS} + G_{\rm mb} \Delta V_{\rm BS}, \tag{13.96}$$ where $G_{\rm mb} = G_{\rm ms} - G_{\rm m} = (n-1)G_{\rm m}$ is the bulk transconductance. The noise of the substrate resistance $R_{\rm B}$ is modeled by a current noise source generating a $V_{\rm BS}$ voltage across $R_{\rm B}$ which is transmitted to the drain by the bulk transconductance $G_{\rm mb}$ . We will not detail the calculation of the noise parameters $R_v$ , $G_i$ , $G_c$ , and $B_c$ of the equivalent noisy two-port network of Figure 13.13. They can be obtained following the same procedure used in Section 13.3.1, which leads to $$R_{\rm v} = \frac{\gamma_{\rm nD}}{G_{\rm m}} D_{\rm n},\tag{13.97a}$$ $$G_{\rm i} = \frac{\gamma_{\rm nD}}{G_{\rm m}} (\omega C_{\rm GS})^2 A_{\rm n} = \gamma_{\rm nD} G_{\rm m} \left(\frac{\omega}{\omega_{\rm t}}\right)^2 A_{\rm n}, \tag{13.97b}$$ $$G_{\rm c} = R_{\rm G}(\omega C_{\rm GS})^2 \frac{A_{\rm n}}{D_{\rm n}},$$ (13.97c) $$B_{\rm c} = \omega C_{\rm GS} \frac{B_{\rm n}}{D_{\rm n}},\tag{13.97d}$$ **Figure 13.13** More accurate equivalent circuit of the common-source amplifier of Figure 13.11(a) with the gate and substrate resistances in addition where $$D_{\rm n} \triangleq 1 + \alpha_{\rm B} + \alpha_{\rm G} + (R_{\rm G}\omega C_{\rm GS})^2 A_{\rm n}$$ = 1 + \alpha\_{\mathbf{B}} + \alpha\_{\mathbf{G}} + (\gamma\_{\mathbf{n}}\Delta \alpha\_{\mathbf{G}})^2 \left(\frac{\omega}{\omega\_t}\right)^2 A\_{\mathbf{n}}, \tag{13.98a} $$A_{\rm n} \triangleq 1 + \alpha_{\rm B} + \frac{\beta_{\rm nG}}{\gamma_{\rm nD}} - 2c_{\rm g}\sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}}},$$ (13.98b) $$B_{\rm n} \triangleq 1 + \alpha_{\rm B} - c_{\rm g} \sqrt{\frac{\beta_{\rm nG}}{\gamma_{\rm nD}}}.$$ (13.98c) $\alpha_G$ and $\alpha_B$ are the thermal noise contributions of the gate and substrate resistances respectively, normalized to the thermal noise of the drain: $$\alpha_{\rm G} \triangleq \frac{G_{\rm m} R_{\rm G}}{\gamma_{\rm nD}},$$ (13.99a) $$\alpha_{\rm B} \triangleq \frac{G_{\rm mb}^2 R_{\rm B}}{\gamma_{\rm nD} G_{\rm m}} = \frac{(n-1)^2}{\gamma_{\rm nD}} G_{\rm m} R_{\rm B}. \tag{13.99b}$$ The noise parameters $G_{\text{opt}}$ , $B_{\text{opt}}$ , and $F_{\text{min}}$ can then be calculated from $R_{\text{v}}$ , $G_{\text{i}}$ , $G_{\text{c}}$ , and $B_{\text{c}}$ , resulting in $$G_{\text{opt}} = \omega C_{\text{GS}} \frac{\sqrt{A_{\text{n}} D_{\text{n}} - B_{\text{n}}^2}}{D_{\text{n}}},$$ (13.100a) $$B_{\text{opt}} = -\omega C_{\text{GS}} \frac{B_{\text{n}}}{D_{\text{n}}},\tag{13.100b}$$ $$F_{\min} = 1 + 2\gamma_{nD} \frac{\omega}{\omega_{t}} \sqrt{A_{n}D_{n} - B_{n}^{2}} + 2\gamma_{nD}^{2} \alpha_{G} \left(\frac{\omega}{\omega_{t}}\right)^{2} A_{n}$$ $$\approx 1 + 2\gamma_{nD} \frac{\omega}{\omega_{t}} \sqrt{A_{n}D_{n} - B_{n}^{2}}.$$ (13.100c) In a typical situation, the relative contributions of the gate and substrate resistances are $\alpha_G \approx 5\%$ and $\alpha_B \approx 20\%$ [48,49,52]. Using values of parameters $\gamma_{nD}$ , $\beta_{nG}$ , and $c_g$ given above for strong inversion with n=1.3 leads to $A_n \approx 1.1$ and $B_n \approx 1$ . Assuming further that $\omega/\omega_t=0.1$ allows to neglect the frequency-dependent part of $D_n$ : $$D_{\rm n} \cong 1 + \alpha_{\rm B} + \alpha_{\rm G} \cong 1.25. \tag{13.101}$$ The four noise parameters can then be approximated by $$R_{\rm v} \cong 1.25 \frac{\gamma_{\rm nD}}{G_{\rm m}},\tag{13.102a}$$ $$G_{\text{opt}} \cong 0.5 \,\omega \,C_{\text{GS}},\tag{13.102b}$$ $$B_{\text{opt}} \cong -0.8 \,\omega \,C_{\text{GS}},\tag{13.102c}$$ $$F_{\min} \cong 1 + \frac{\omega}{\omega_{\rm t}}.$$ (13.102d) Figure 13.14 Comparison between the measured, simulated, and the analytical results for the four noise parameters The noise parameters derived above are compared to those measured on an N-channel device with $N_{\rm f}=10$ , $W_{\rm f}=12$ µm, and $L_{\rm f}=0.36$ µm biased in strong inversion and saturation. The noise parameters have been carefully de-embedded using the methodology presented in [155]. They are plotted in Figure 13.14 and compared to the results obtained from simulation using the complete subcircuit of Figure 11.9(c) with the additional induced gate noise source added to the subcircuit (but not accounting for the correlation between induced gate noise and drain thermal noise). Also, plotted in dashed lines in Figure 13.14 are the results obtained from (13.102). The dashed-dotted line corresponds to (13.102) without accounting for the gate-to-drain correlation $\rho_{\rm GD}$ by setting $c_{\rm g}$ to zero. The discrepancies between the analytical and the measured results mainly come from a wrong frequency behavior due to the extremely simple equivalent circuit used for the analytical derivation. Nevertheless, the simple approximation given by (13.102) already gives a reasonable estimation of the minimum noise figure and of the other noise parameters. ### References - Y. Tsividis, Operation and Modeling of the MOS Transistor, 2nd ed. New York: Mc-Graw-Hill, 1999. - 2. M. Forrer, R. L. Coultre, A. Beyner, and H. Oguey, *L'aventure de la montre à quartz*. CH-2000 Neuchâtel, Switzerland: Centredoc, 2002 (in French). - 3. http://invention.smithsonian.org/centerpieces/quartz/inventors/swissinvent.html. - 4. F. Leuenberger and E. Vittoz, "Complementary MOS Low-Power Low-Voltage Integrated Binary Counter," *IEEE Proc.*, vol. 57, no. 9, pp. 1528–1532, Sept. 1969. - 5. E. A. Vittoz, B. Gerber, and F. Leuenberger, "Silicon-Gate CMOS Frequency Divider for the Electronic Wrist Watch," *IEEE J. Solid-State Circ.*, vol. 7, no. 2, pp. 100–104, Apr. 1972. - E. Vittoz and H. Oguey, "Complementary Dynamic Logic Circuits," El. Lett., vol. 9, no. 4, Jan. 1973. - 7. H. Oguey and E. Vittoz, "CODYMOS Frequency Dividers Achieve Low Power Consumption and High Frequency," *El. Lett.*, vol. 9, no. 17, Aug. 1973. - 8. M. B. Barron, "Low Level Currents in Insulated Gate Field Effect Transistors," *Solid-State Electron.*, vol. 15, pp. 293–302, 1972. - 9. R. M. Swanson and J. D. Meindl, "Ion-Implanted Complementary MOS Transistors in Low-Voltage Circuits," *IEEE J. Solid-State Circ.*, vol. 7, no. 2, pp. 146–153, Apr. 1972. - 10. R. R. Troutman and S. T. Chakravarti, "Subthreshold Characteristics of Insulated-Gate Field-Effect Transistors," *IEEE Trans. Circ. Theory*, vol. 20, no. 6, pp. 659–665, Nov. 1973. - 11. T. Masuhara, J. Etoh, and M. Nagata, "A Precise MOSFET Model for Low-Voltage Circuits," *IEEE Trans. Electron. Devices*, vol. 21, no. 6, pp. 363–371, June 1974. - 12. E. Vittoz and J. Fellrath, "New Analog CMOS IC's Based on Weak Inversion Operation," in *European Solid State Circ. Conf. Dig. Tech. Pap.*, Toulouse, pp. 12–13, Sept. 1976. - 13. E. Vittoz and J. Fellrath, "CMOS Analog Integrated Circuits Based on Weak Inversion Operation," *IEEE J. Solid State Circ.*, vol. 12, no. 3, pp. 224–231, June 1977. - 14. J. Fellrath and E. Vittoz, "Small Signal Model of MOS Transistors in Weak Inversion," in *Proc. Journées d'Electronique* '77, EPF-Lausanne, pp. 315–324, 1977. - P. G. A. Jespers, C. Jusseret, and Y. Leduc, "A Fast Sample and Hold Charge-Sensing Circuit for Photodiode Arrays," *IEEE J. Solid-State Circ.*, vol. 12, no. 3, pp. 232–237, June 1977. - H. Wallinga and K. Bult, "Design and Analysis of CMOS Analog Processing Circuits by Means of a Graphical MOST Model," *IEEE J. Solid-State Circ.*, vol. 24, no. 3, pp. 672–680, June 1989. - 17. J.-D. Châtelain, *Dispositifs à Semiconducteur*, 2nd ed. ser. Traité d'Électricité. Editions Georgi, 1979, vol. 7. - 18. J. J. Ebers and J. L. Moll, "Large-Signal Behavior of Junction Transistors," *Proc. IRE*, vol. 42, no. 12, pp. 1761–1772, Dec. 1954. - 19. H. Oguey and S. Cserveny, "Modèle du transistor MOS valable dans un grand domaine de courants," *Bulletin ASE*, vol. 73, no. 3, pp. 113–116, 1982 (in French). - 20. H. Oguey and S. Cserveny, "MOS Modelling at Low Current Density," ESAT, Summer Course on Process and Device Modelling, June 1983. - C. C. Enz, "High Precision CMOS Micropower Amplifiers," Ph.D. Thesis, Swiss Federal Institute of Technology, Thesis No. 802, 1989. - 22. E. Vittoz, "Micropower Techniques," in *Design of MOS VLSI Circuits for Telecommunications*, Y. Tsividis and P. Antognetti, Eds. New Jersey: Prentice-Hall, 1985. - 23. E. Vittoz, "Micropower Techniques," in *Design of Analog-Digital VLSI Circuits for Telecommunications and Signal Processing*, J. Franca and Y. Tsividis, Eds. New Jersey: Prentice-Hall, 1994. - 24. E. Vittoz, "MOS Transistor," EPFL, Technical Report, 1988. - C. C. Enz, F. Krummenacher, and E. A. Vittoz, "An Analytical MOS Transistor Model Valid in All Regions of Operation and Dedicated to Low-Voltage and Low-Current Applications," *Analog Integr. Circ. Signal Process. J. Low-Voltage and Low-Power Des.*, vol. 8, pp. 83–114, July 1995. - 26. M. Bagheri and C.Turchetti, "The Need for an Explicit Model Describing MOS Transistors in Moderate Inversion." *El. Lett.*, vol. 21, no. 19, pp. 873–874, 1985. - M. A. Maher and C. A. Mead, "A Physical Charge-Conrolled Model for the MOS Transistors," in *Advanced Research in VLSI, Proceeding of the 1987 Stanford Conference*, P. Losleben, Ed. Cambridge, MA: MIT Press, 1987. - 28. M. A. Maher and C. Mead, "Fine Points of Transistor Physics," in *Analog VLSI and Neural Systems*. Addison-Wesley, 1989. - 29. B. Iñiguez and E. G. Moreno, "A Physically Based C<sub>∞</sub>-Continuous Model for Small-Geometry MOSFET's," *IEEE Trans. Electron. Devices*, vol. 42, no. 2, pp. 283–287, Feb. 1995. - 30. B. Iñiguez and E. G. Moreno, " $C_{\infty}$ -Continuous Small-Geometry MOSFET Modeling for Analog Applications," in *Proc. 38th Midwest Symp. Circ. and Syst.*, pp. 41–44, Aug. 1995. - A. I. A. Cunha, S. M. Acosta, M. C. Schneider, and C. Galup-Montoro, "An Explicit MOSEFT Model for Analog Circuit Simulation," in *Proc. IEEE Int. Symp. Circ. Syst.*, pp. 1592–1595, May 1995. - A. I. A. Cunha, M. C. Schneider, and C. Galup-Montoro, "An Explicit Physical Model for Long-Channel MOS Transistor Including Small-Signal Parameters," *Solid-State Electron.*, vol. 38, no. 11, pp. 1945–1952, 1995. - 33. A. I. A. Cunha, O. C. Gouveia-Filho, M. C. Schneider, and C. Galup-Montoro, "A Current-Based Model for the MOS Transistor," in *Proc. IEEE Int. Symp. Circ. Syst.*, pp. 1608–1611, June 1995. - A. I. A. Cunha, M. C. Schneider, and C. Galup-Montoro, "An MOS Transistor Model for Analog Circuit Design," *IEEE J. Solid-State Circ.*, vol. 33, no. 10, pp. 1510–1519, Oct. 1998. - 35. M. Bucher, C. Lallement, C. Enz, F. Theodoloz, and F. Krummenacher, "Scalable Gm/I Based MOSFET Model," in *Proc. Int. Semiconductor Device Res. Symp.*, Charlottesville, Dec. 1997. - 36. M. Bucher, J.-M. Sallese, C. Lallement, W. Grabinski, C. C. Enz, and F. Krummenacher, "Extended Charges Modeling for Deep Submicron CMOS," in *Proc. Int. Semiconductor Device Res. Symp.*, Charlottesville, pp. 397–400, Dec. 1999. - 37. M. Bucher, "Analytical MOS Transistor Modelling for Analog Circuit Simulation," Ph.D. Thesis, Swiss Federal Institute of Technology, Thesis No. 2114, 1999. - J.-M. Sallese and A.-S. Porret, "A Novel Approach to Charge Based Non Quasi Static Model of the MOS Transistor Valid in all Modes of Operation," *Solid-State Electron.*, vol. 44, no. 6, pp. 887–894, June 2000. - 39. H. K. Gummel and K. Singhal, "Inversion Charge Modeling," *IEEE Trans. Electron. Devices*, vol. 48, no. 8, pp. 1585–1593, Aug. 2001. - H. K. Gummel and K. Singhal, "Intrinsic MOSFET Capacitance Coefficients," *IEEE Trans. Electron. Devices*, vol. 48, no. 10, pp. 2384–2393, Oct. 2001. - 41. J.-M. Sallese, M. Bucher, F. Krummenacher, and P. Fazan, "Inversion Charge Linearization in MOSFET Modeling and Rigourous Derivation of the EKV Compact Model," *Solid-State Electron.*, vol. 47, pp. 677–683, 2003. - 42. C. Lallement, M. Bucher, and C. C. Enz, "Simple Solution for Modeling the Non-Uniform Substrate Doping," in *Proc. IEEE Int. Symp. Circ. Syst.*, pp. 436–439, May 1996. - 43. C. Lallement, M. Bucher, and C. C. Enz, "Modelling and Characterization of Non-Uniform Substrate Doping," *Solid-State Electronics*, vol. 41, no. 12, pp. 1857–1861, Dec. 1997. - 44. A.-S. Porret, J.-M. Sallese, and C. C. Enz, "A Compact Non-Quasi-Static Extension of a Charge-Based MOS Model," *IEEE Trans. Electron. Devices*, vol. 48, no. 8, pp. 1647–1654, Aug. 2001. - 45. J.-M. Sallese, M. Bucher, and C. Lallement, "Improved Analytical Modeling of Polysilicon Depletion in MOSFETs for Circuit Simulation," *Solid-State Electron.*, vol. 44, no. 6, pp. 905–912, June 2000. - M. Bucher, J.-M. Sallese, and C. Lallement, "Accounting for Quantum Effects and Polysilicon Depletion in an Analytical Design-Oriented MOSFET Model," in *Simulation of Semiconductor Processes and Devices*, C. T. D. Tsoukalas, Ed. Springer, 2001, pp. 296–299. - 47. C. Lallement, J.-M. Sallese, M. Bucher, W. Grabinski, and P. C. Fazan, "Accounting for Quantum Effects and Polysilicon Depletion From Weak to Strong Inversion in a Charge-Based Design-Oriented MOSFET Model," *IEEE Trans. Electron. Devices*, vol. 50, no. 2, pp. 406–417, Feb. 2003. - 48. C. Enz and Y. Cheng, "MOS Transistor Modeling Issues for RF Circuit Design," in *Advances in Analog Circuit Design (AACD'99)*, W. Sansen, J. Huijsing, and R. v. d. Plassche, Eds. Kluwer Book, 1999, with Kind Permission of Springer Science and Business Media. - 49. C. Enz and Y. Cheng, "MOS Transistor Modeling for RF IC Design," *IEEE J. Solid-State Circ.*, vol. 35, no. 2, pp. 186–201, © 2000 IEEE. - 50. C. Enz, "MOS Transistor Modeling for RF Integrated Circuit Design," in *Proc. IEEE Custom Integr. Circ. Conf.*, pp. 189–196, May 2000. - 51. C. Enz, "MOS Transistor Modeling for RF IC Design," in *Proc. Gallium Arsenide Semiconductor Appl. Symp. (GAAS 2000)*, pp. 536–539, Oct. 2000. - 52. C. Enz, "An MOS Transistor Model for RF IC Design Valid in All Regions of Operation," *IEEE Trans. Microw. Theory Tech.*, vol. 50, no. 1, pp. 342–359, © 2002 IEEE. - A. S. Roy and C. C. Enz, "Compact Modeling of Thermal Noise in the MOS Transistor," in *Proc.* 11th Int. Conf. Mixed Des. Integr. Circ. and Syst. (MIXDES), Szczecin, Poland, pp. 71–78, June 2004. - 54. A. S. Roy and C. C. Enz, "Compact Modeling of Thermal Noise in the MOS Transistor," *IEEE Trans. Electron. Devices*, vol. 52, no. 4, pp. 611–614, Apr. 2005. - 55. A. S. Roy and C. C. Enz, "An Analytical Thermal Noise Model of the MOS Transistor Valid in All Modes of Operation," in *Int. Conf. Noise and Fluctuations*, Sept. 2005. - F. Prégaldiny, C. Lallement, and D. Mathiot, "A Simple Efficient Model of Parasitic Capacitances of Deep-Submicron LDD MOSFETs," *Solid-State Electron.*, vol. 46, no. 12, pp. 2191–2198, copyright 2002. - M. Bucher, C. C. Enz, F. Krummenacher, J.-M. Sallese, C. Lallement, and A.-S. Porret, "The EKV 3.0 Compact MOS Transistor Model: Accounting for Deep-Submicron Aspects," in Workshop Compact Model. Int. Conf. Model. Simul. Microsyst., Puerto Rico, pp. 670–673, Apr. 2002. - 58. M. Bucher, J.-M. Sallese, F. Krummenacher, D. Kazazis, C. Lallement, W. Grabinski, and C. Enz, "EKV 3.0: An Analog Design-Oriented MOS Transistor Model," in *Proc. 9th Int. Conf. Mixed Des. Integr. Circ. Syst. (MIXDES)*, Wroclaw, Poland, June 20–22, 2002. - G. Machado, C. C. Enz, and M. Bucher, "Estimating Key Parameters in the EKV MOST Model for Analogue Design and Simulation," in *Proc. IEEE Int. Symp. Circuits Syst.*, pp. 1588–1591, May 1995. - M. Bucher, C. Lallement, and C. C. Enz, "An Efficient Parameter Extraction Methodology for the EKV MOST Model," in *Proc. IEEE Int. Conf. Microelectron. Test Struct.*, pp. 145–150, Mar. 1996. - 61. W. Grabinski, "EKV v2.6 Parameter Extraction Tutorial," in ICCAP Users' Web Conf., Dec. 2001. - 62. W. Grabinski, "EKV v2.6 Parameter Extraction Tutorial," in ICCAP Users' Conf., Berlin, 2002. - 63. http://legwww.epfl.ch/ekv/. - 64. J.-M. Sallese, F. Krummenacher, F. Prégaldiny, C. Lallement, A. S. Roy, and C. Enz, "A Design Oriented Charge-Based Current Model for Symmetric DG MOSFET and its Correlation with the EKV Formalism," Solid-State Electron., vol. 49, no. 3, pp. 485–489, Mar. 2005. - 65. A. S. Roy, J.-M. Sallese, and C. Enz, "A Closed-Form Charge-Based Expression for Drain Current in Symmetric and Asymmetric Double Gate MOSFET," in European Solid-State Dev. Res. Conf. Dig. Tech. Papers, Grenoble, Sept. 2005. - 66. A. S. Grove and D. J. Fitzgerald, "Surface Effects on p-n Junctions: Characteristics of Surface-Charge Regions Under Non-Equilibrium Conditions," Solid-State Electron., vol. 9, pp. 783-806, 1966. - 67. S. M. Sze, Semiconductor Devices: Physics and Technology, 2nd ed. John Wiley & Sons, 1981. - 68. E. Vittoz, "MOS Transistors Operated in the Lateral Bipolar Mode and Their Applications in CMOS Technology," IEEE J. Solid-State Circ., vol. 18, no. 6, pp. 273–279, June 1983. - 69. A.-S. Porret, T. Melly, C. C. Enz, and E. A. Vittoz, "Design of High-Q Varactors for Low-Power Wireless Applications Using a Standard CMOS Process," IEEE J. Solid-State Circ., vol. 35, no. 3, pp. 337-345, Mar. 2000. - 70. H. C. Pao and C. T. Sah, "Effect of Diffusion Current On Characteristics of Metal-Oxide (Insulator)-Semiconductor Transistors," Solid-State Electron., vol. 9, pp. 927–937, 1966. - 71. J. R. Brews, "A Charge-Sheet Model of the MOSFET," Solid-State Electron., vol. 21, pp. 345–355, 1978. - 72. J. A. v. Nielen and O. W. Memelink, "The Influence of the Substrate upon the DC Characteristics of Silicon MOS Transistors," Philips Res. Repts, vol. 22, pp. 55–71, 1967. - 73. E. Vittoz, C. Enz, and F. Krummenacher, "A Basic Property of MOS Transistors and its Circuit Implications," in Workshop on Compact Model. Int. Conf. Model. Simul. Microsyst., vol. 2. Computational Publications, San Fransisco, pp. 246–249, Feb. 2003. - 74. M. Degrauwe, O. Leuthold, E. Vittoz, H. Oguey, and A. Descombes, "CMOS Voltage References Using Lateral Bipolars," IEEE J. Solid-State Circ., vol. 20, pp. 1151–1157, Dec. 1985. - 75. E. Vittoz and X. Arreguit, "Linear Networks Based on Transistors," El. Lett., vol. 29, Feb. 1993. - 76. E. Vittoz, "Pseudo-Resistive Networks and Their Applications to Analog Collective Computation," in *Proc. MicroNeuro* 97, Dresden, pp. 163–173, 1997. - 77. K. Bult and G. J. G. M. Geelen, "An Inherently Linear and Compact MOST-Only Current Division Technique," *IEEE J. Solid-State Circ.*, vol. 27, pp. 1730–1735, Dec. 1992. - 78. A.-S. Porret, "Design of a Low-Power and Low-Voltage UHF Transceiver Integrated in a CMOS Process," Ph.D. Dissertation, EPFL, Thesis No. 2542, 2002. - 79. A. S. Roy, J. M. Vasi, and M. B. Patil, "A New Approach to Model Nonquasi-static (NQS) Effects for MOSFETs. Part I: Large-Signal Analysis," IEEE Trans. Electron. Devices, vol. 50, no. 12, pp. 2393-2400, Dec. 2003. - 80. A. J. Scholten, L. F. Tiemeijer, P. W. H. d. Vreede, and D. B. M. Klaassen, "A Large-Signal Non-Quasi-Static MOS Model for RF Circuit Simulation," in Proc. Int. Electron. Device Meet., pp. 163-166, Dec. 1999. - 81. F. M. Klaassen and J. Prins, "Thermal Noise of MOS Transistors," Philips Res. Repts., vol. 22, pp. 505-514, Oct. 1967. - 82. F. M. Klaassen, "Characterization of Low 1/f Noise in MOS Transistors," IEEE Trans. Electron. Devices, vol. 18, no. 10, pp. 887-891, Oct. 1971. - 83. R. v. Langevelde, J. Paasschens, A. J. Scholten, R. Havens, L. Tiemeijer, and D. B. M. Klaassen, "New Compact Model for Induced gate Current Noise," in Proc. Int. Electron. Device Meet., pp. 867-870, Dec. 2003. - 84. A. Cappy and W. Heinrich, "High-Frequency FET Noise Performance: A New Approach," IEEE Trans. Electron. Devices, vol. 36, no. 2, pp. 403-409, Feb. 1989. - 85. W. Shockley, J. A. Copeland, and R. P. James, "The Impedance Field Method of Noise Calculation in Active Semiconductor Devices," in *Quantum Theory of Atoms, Molecules and the Solid-State*, O. Lwdin, Ed. New York: Academic Press, 1966, p. 537. - 86. K. M. v. Vliet, A. Friedmann, R. J. J. Zijlstra, A. Gisolf, and A. v. d. Ziel, "Noise in Single Injection Diose. I. A Survey of Methods," *J. Appl. Phys.*, vol. 46, no. 4, pp. 1804–1813, Apr. 1974. - 87. K. M. v. Vliet, "The Transfer-Impedance Method for Noise in Field-Effect Transistors," *Solid-State Electron.*, vol. 22, no. 3, pp. 233–236, Mar. 1979. - 88. J. Fellrath, "Shot Noise Behaviour of Subthreshold MOS Transistors," *Revue de Physique Appliquée*, vol. 13, pp. 719–723, Dec. 1978. - 89. G. Reimbold and P. Gentil, "White Noise of MOS Transistors Operating in Weak Inversion," *IEEE Trans. Electron. Devices*, vol. ED-29, no. 11, pp. 1722–1725, Nov. 1982. - 90. R. Sarpeshkar, T. Delbrück, and C. A. Mead, "White Noise in MOS Transistors and Resistors," *IEEE Circ. Devices Mag.*, vol. 9, no. 6, pp. 23–29, Nov. 1993. - 91. A. v. d. Ziel, Noise in Solid State Devices and Circuits. John Wiley, 1986. - 92. C. C. Enz, E. A. Vittoz, and F. Krummenacher, "A CMOS Chopper Amplifier," *IEEE J. Solid-State Circ.*, vol. 22, no. 3, pp. 335–342, June 1987. - 93. C. C. Enz and G. C. Temes, "Circuit Techniques for Reducing the Effects of Op-Amp Imperfections: Autozeroing, Correlated Double Sampling and Chopper Stabilization," *Proc. IEEE*, vol. 84, no. 11, pp. 1584–1614, Nov. 1996. - A. L. M. Worther, "Semiconductor Surface Physics," R. H. Kingston, Ed. Philadelphia: University of Pennsylvania Press, 1957, p. 27. - 95. G. Ghibaudo, "Low Frequency Noise and Fluctuations in Advanced CMOS Devices," in *Symposium on Fluctuations and Noise Noise in Devices and Circuits*, J. Deen, Z. Celik-Butler, and M. E. Levinstein, Eds., vol. 5113. Santa Fe: SPIE, June 2003, pp. 16–28. - M. Valenza, A. Hoffmann, D. Sodini, A. Laigle, F. Martinez, and D. Rigaud, "Overview of the Impact of Downscaling Technology on 1/f Noise in MOSFETs to 90nm," *IEE Proc.-Circ. Devices* Syst., vol. 151, no. 2, pp. 102–110, Apr. 2004. - S. C. Sun and J. D. Plummer, "Electron Mobility in Inversion and Accumulation Layers on Thermally Oxidized Silicon Surfaces," *IEEE Trans. Electron. Devices*, vol. 27, pp. 1497–1508, 1980. - 98. K. K. Hung, P. K. Ko, C. Hu, and Y. C. Cheng, "A Physics-Based MOSFET Noise Model for Circuit Simulators," *IEEE Trans. Electron. Devices*, vol. 37, no. 5, pp. 1323–1333, May 1990. - 99. G. Reimbold, "Modified 1/f Trapping Noise Theroy and Experiments in MOS Transistors Biased from Weak to Strong Inversion Influence of Interface States," *IEEE Trans. Electron. Devices*, vol. 31, no. 9, pp. 1190–1198, Sept. 1984. - R. Kolarova, T. Skotnicki, and J. A. Chroboczek, "Low Frequency Noise in Thin Gate Oxide MOSFETs," *Microelectron. Reliability*, vol. 41, pp. 579–585, 2001. - 101. F. N. Hooge, "1/f Noise," *Physica*, vol. 83B, pp. 14–23, 1976. - 102. X. Li and L. K. J. Vandamme, "1/f Noise in Series Resistance of LDD MOSTs," *Solid-State Electron.*, vol. 35, no. 10, pp. 1471–1475, Oct. 1992. - 103. X. Li and L. K. J. Vandamme, "An Explanantion of 1/f Noise in LDD MOSFETs from the Ohmic Region to Saturation," *Solid-State Electron.*, vol. 36, no. 11, pp. 1515–1521, Nov. 1993. - 104. E. A. Vittoz, "The Design of High-Performance Analog Circuits on Digital CMOS Chips," *IEEE J. Solid-State Circ.*, vol. 20, no. 3, pp. 657–665, June 1985. - M. J. M. Pelgrom, A. C. J. Duinmaijier, and A. P. G. Welbers, "Matching Properties of MOS Transistors," *IEEE J. Solid-State Circ.*, vol. 24, no. 5, pp. 1433–1440, Oct. 1989. - 106. K. R. Lakshmikumar, R. A. Hadaway, and M. A. Copeland, "Characterization and Modeling of Mismatch in MOS Transistors for Precision Analog Design," *IEEE J. Solid-State Circ.*, vol. 21, no. 6, pp. 1057–1066, Dec. 1986. - 107. J. A. Croon, M. Rosmeulen, S. Decoutere, W. Sansen, and H. E. Maes, "An Easy-to-Use Mismatch Model for the MOS Transistor," *IEEE J. Solid-State Circ.*, vol. 37, no. 8, pp. 1056–1064, Aug. 2002. - 108. F. Stern, "Quantum Properties of Surface Space-Charge Layers," Solid-State Electron., pp. 499-514, 1974, crit. Rev. Solid State Sci. - 109. M. Lenzlinger and E. H. Snow, "Fowler-Nordheim Tunnelling in Thermally Grown SiO<sub>2</sub>," J. Appl. Phys., vol. 40, pp. 278–283, Jan. 1969. - 110. E. Harari, L. Schmitz, B. Troutman, and S. Wang, "A 256-Bit Nonvolatile Static RAM," in IEEE Int. Solid-State Circ. Conf. Dig., pp. 108–109, Feb. 1978. - 111. W. S. Johnson, G. Perlegos, A. Renninger, G. Kuhn, and T. R. Ranganath, "A 16 kB Electrically Erasable Nonvolatile Memory," in IEEE Int. Solid-State Circ. Conf. Dig., pp. 152-153, Feb. 1980. - 112. R. v. Langevelde, A. J. Scholten, R. Duffy, F. N. Cubaynes, M. J. Knitel, and D. B. M. Klaassen, "Gate Current: Modeling, $\Delta L$ Extraction and Impact on RF Performance," in *Proc. Int. Electron*. Device Meet., pp. 13.2.1-13.2.4, Dec. 2001. - 113. R. v. Langevelde, "MOS Model 11," Nat. Lab. Unclassified Report, vol. NL-UR 2001/813, Apr. 2001. - 114. A. J. Scholten, L. F. Tiemeijer, R. v. Langevelde, R. J. Havens, V. C. Venezia, A. T. A. Z. v. Duijnhoven, B. Neinhüs, C. Jungemann, and D. B. M. Klaassen, "Compact Modeling of Drain and Gate Current Noise for RF CMOS," in Proc. Int. Electron. Device Meet., pp. 155-158, Dec. 2002. - 115. P. K. Ko, "Approaches to Scaling," in Advanced MOS Device Physics, ser. VLSI Electronics Microstructure Science, N. G. Einspruch and G. S. Gildenblat, Eds. Academic Press, 1989, vol. 18, pp. 1–37. - 116. Z.-H. Liu, C. Hu, J.-H. Huang, T.-Y. Chan, M.-C. Jeng, P. K. Ko, and Y. C. Cheng, "Threshold Voltage Model for Deep-Submicrometer MOSFET's," IEEE Trans. Electron. Devices, vol. 40, no. 1, pp. 86–94, Jan. 1993. - 117. C.-H. Chen and M. J. Deen, "Channel Noise Modeling of Deep-Submicron MOSFETs," IEEE Trans. Electron. Devices, vol. 49, no. 8, pp. 1484–1487, Aug. 2002. - 118. J. P. Nougier and M. Rolland, "Differential Relaxation Times and Diffusivities of Hot Carriers in Isotropic Semiconductors," J. Appl. Phys., vol. 48, no. 4, pp. 1683–1687, Apr. 1977. - 119. J. P. Nougier, "Noise and Diffusion of Hot Carriers," in Physcis of Nonlinear Transport in Semiconductors, D. K. Ferry, J. R. Barker, and C. Jacobini, Eds. Plenum Press, 1980, pp. 415-477. - 120. R. E. Robson, "Diffusivity of Charge Carriers in Semiconductors in Strong Electric Field," Phys. Rev. Lett., vol. 31, no. 13, pp. 825–828, Sept. 1973. - 121. J. P. Nougier and M. Rolland, "Mobility, Noise Temperature and Diffusivity of Hot Holes in Germanium," Phys. Rev. B, vol. 8, no. 12, pp. 5728–5737, Dec. 1973. - 122. M. Lundstrom, Fundamentals of Carrier Transport, 2nd ed. Cambridge University Press, 2000. - 123. K. Hess, "Phenomenological Physics of Hot Carriers in Semiconductors," in *Physics of Nonlinear* Transport in Semiconductors, D. K. Ferry, J. R. Barker, and C. Jacoboni, Eds. Plenum Press, 1980, pp. 1-43. - 124. J. R. Barker and D. K. Ferry, "On the Physics and Modeling of Small Semi-Conductor Devices-I," Solid-State Electron., vol. 23, no. 6, pp. 519-530, June 1980. - 125. J.-S. Goo, C.-H. Choi, A. Abramo, J.-G. Ahn, Z. Yu, T. H. Lee, and R. W. Dutton, "Physical Origin of the Excess Thermal Noise in Short Channel MOSFETs," IEEE Trans. Electron. Device Lett., vol. 22, no. 2, pp. 101–103, Feb. 2001. - 126. J.-S. Goo, C.-H. Choi, F. Danneville, E. Morifuji, H. S. Momose, Z. Yu, H. Iwai, T. H. Lee, and R. W. Dutton, "An Accurate and Efficient High Frequency Noise Simulation Technique for Deep Submicron MOSFETs," IEEE Trans. Electron. Devices, vol. 47, no. 12, pp. 2410–2419, Dec. - 127. A. Schenk, "Simulation of RF Noise in MOSFETs Using Different Transport Models," IEICE Trans. Electron., vol. E86-C, pp. 481–489, Mar. 2003. - 128. K. Han, H. Shin, and K. Lee, "Analytical Drain Thermal Noise Current Model Valid for Deep Submicron MOSFETs," IEEE Trans. Electron. Devices, vol. 51, no. 2, pp. 261–269, Feb. 2004. - 129. K. Hess, Advanced Theory of Semiconductor Devices. IEEE Press, 2000. - 130. A. J. Scholten, H. J. Tromp, L. F. Tiemeijer, R. v. Langevelde, R. J. Havens, P. W. H. d. Vreede, R. F. M. Roes, P. H. Woerlee, A. H. Montree, and D. B. M. Klaassen, "Accurate Thermal Noise Model for Deep-Submicron CMOS," in *Proc. Int. Electron. Device Meet.*, pp. 155–158, Dec. 1999. - 131. A. A. Abidi, "High-Frequency Noise Measurements on FET's with Small Dimensions," *IEEE Trans. Electron. Devices*, vol. 33, no. 11, pp. 1801–1805, Nov. 1986. - 132. K.-H. Oh, Z. Yu, and R. W. Dutton, "A Bias Dependent Source/Drain Resistance Model in LDD MOSFET Devices for Distortion Analysis," in *Int. Conf. VLSI CAD*, Seoul, pp. 190–193, Oct. 1999. - 133. C.-H. Choi, J.-S. Goo, Z. Yu, and R. W. Dutton, "Shallow Source/Drain Extension Effects on External Resistance in Sub-0.1 m MOSFET's," *IEEE Trans. Electron. Devices*, vol. 47, no. 3, pp. 655–658, © 2000 IEEE. - 134. A. J. Scholten, L. F. Tiemeijer, R. v. Langevelde, R. J. Havens, A. T. A. Z. v. Duijnhoven, and V. C. Venezia, "Noise Modeling for RF CMOS Circuit Simulation," *IEEE Trans. Electron. Devices*, vol. 50, no. 5, pp. 618–632, Mar. 2003. - 135. B. Razavi, R.-H. Yan, and K. F. Lee, "Impact of Distributed Gate Resistance on the Performance of MOS Devices," *IEEE Trans. Circ. Syst. I*, vol. 41, no. 11, pp. 750–754, Nov. 1994. - I. C. Chen and W. Liu, "High-Speed or Low-Voltage, Low-Power Operations," in *ULSI Devices*, C. Y. Chang and S. M. Sze, Eds. John Wiley, 2000, pp. 547–630. - 137. H. S. Momose, E. Morifuji, T. Yoshitomi, T. Ohguro, M. Saito, T. Morimoto, Y. Katsumata, and H. Iwai, "High-Frequency AC Characteristics of 1.5nm Gate Oxide MOSFETs," in *Proc. Int. Electron. Devices Meeting*, pp. 105–108, © 1996 IEEE. - 138. H. Beneking, *High Speed Semiconductor Devices Circuit aspects and fundamental Behaviour*. Chapman and Hall, 1994. - 139. H. Cho and D. E. Burk, "A Three-Step Method for the De-embedding of High-Frequency S-Parameter Measurements," *IEEE Trans. Electron. Devices*, vol. 38, no. 6, pp. 1371–1375, June 1991. - 140. M. C. A. M. Koolen, J. A. M. Geelen, and M. P. J. G. Versleijen, "An Improved De-Embedding Technique for On-Wafer High-Frequency Characterization," in *IEEE Proc. Bipolar Circ. Technol. Meet.*, pp. 188–191, 1991. - 141. W. Liu, R. Gharpurey, M. C. Chang, U. Erdogan, R. Aggarwal, and J. P. Mattia, "R.F. MOSFET Modeling Accounting for Distributed Substrate and Channel Resistances with Emphasis on the BSIM3v3 SPICE Model," in *Proc. Int. Electron. Devices Meet.*, pp. 309–312, Dec. 1997. - 142. Y. Cheng and M. Matloubian, "On the High-Frequency Characteristics of Substrate Resistance in RF MOSFETs," *IEEE Electron. Device Lett.*, vol. 21, no. 12, pp. 604–606, Dec. 2000. - L. F. Tiemeijer and D. B. M. Klassen, "Geometry Scaling of the Substrate Loss of RF MOSFETs," in *Proc. European Solid-State Dev. Res. Conf.*, pp. 481–483, Sept. 1998. - 144. S. F. Tin and K. Mayaram, "Substrate Network Modeling for CMOS RF Circuit Simulation," in *Proc. IEEE Custom Integr. Circ. Conf.*, pp. 583–586, May 1999. - G. D. Vendelin, A. M. Pavio, and U. L. Rohde, Microwave Circuit Design Using Linear and Nonlinear Techniques. John Wiley, 1990. - 146. G. Gonzalez, *Microwave Transistor Amplifiers Analysis and Design*, 2nd ed. Upper Saddle River: Prentice-Hall, 1996. - 147. S. H. Jen, C. Enz, D. R. Pehlke, M. Schroter, and B. J. Sheu, "Accurate MOS Transistor Modeling and Parameter Extraction Valid up to 10-GHz," *IEEE Trans. Electron. Devices*, vol. 46, no. 11, pp. 2217–2227, © 1999 IEEE. - 148. S. H. Jen, C. Enz, D. R. Pehlke, M. Schroter, and B. J. Sheu, "Accurate MOS Transistor Modeling and Parameter Extraction Valid up to 10-GHz," in *Proc. European Solid-State Dev. Res. Conf.*, Bordeaux, pp. 484–487, Sept. 1998. - 149. D. Schreurs, J. Verspecht, S. Vandenberghe, and E. Vandamme, "Straightforward and Accurate Non Linear Device Model Parameter Estimation Method Based on Vectorial Large-Signal Measurements," *IEEE Trans. Microw. Theory Tech.*, vol. 50, no. 10, pp. 2315–2319, Oct. 2002. #### 298 REFERENCES - 150. H. Johnson, "Noise in Field-Effect Transistors," in *Field-Effect Transistors*, J. T. Wallmark and H. Johnson, Eds. Englewood Cliffs, NJ: Prentice-Hall, 1966, pp. 160–186. - T. H. Lee, The Design of CMOS Radio-Frequency Integrated Circuits, 2nd ed. Cambridge: Cambridge University Press, 1998. - 152. E. Morifuji, H. S. Momose, T. Ohguro, T. Yoshitomi, H. Kimijima, F. Matsuoka, M. Kinugawa, Y. Katsumata, and H. Iwai, "Future Perspective and Scaling Down Roadmap for RF CMOS," in *Dig. Tech. Pap. Symp. VLSI Technol.*, pp. 163–164, June 1999. - A.-S. Porret and C. C. Enz, "Non-Quasi-Static (NQS) Thermal Noise Modelling of the MOS Transistor," *IEE Proc.-Circ. Devices Syst.*, vol. 151, no. 2, pp. 155–166, Apr. 2004. - L.-J. Pu and Y. Tsividis, "Small-Signal Parameters and Thermal Noise of the Four-Terminal MOS-FET in Non-Quasistatic Operation," Solid-State Electron., vol. 33, no. 5, pp. 513–521, May 1990. - C. H. Chen and M. J. Deen, "High Frequency Noise of MOSFETs Part I: Modeling," Solid-State Electron., vol. 42, no. 11, pp. 2069–2081, Nov. 1998. - 156. A. S. Roy, C. C. Enz and J.-M. Sallese, "Noise modeling methodologies in the presence of mobility degradation and their equivalence," *IEEE Trans. on Electron Devices*, vol. 53, no. 2, pp. 348–355, Feb. 2006. # Index | Accumulation, 19, 216, 221 | Channel | |------------------------------------------------|----------------------------------------------------| | Active region, 9 | buried, 143, 144, 145 | | Admittance | homogeneous, 47–49 | | gate-to-bulk, 68, 274 | length, 46, 53, 54, 60, 164–167, 176, 186–188, | | gate-to-source, 68, 270, 274 | 198, 208, 232, 285 | | gate-to-drain, 68, 270, 274 | length modulation, 33, 48, 50, 52–54, 167, | | bulk-to-drain, 68, 270 | 186–188, 208 | | bulk-to-source, 68, 270 | narrow, 50 | | substrate, 255 | residual current, 45 | | correlation, 263, 261, 265 | voltage, 34, 38, 43, 49, 52, 78, 83, 116 | | | width, 34, 46, 60, 164, 218 | | Band gap, 112 | gradual, 13, 14, 16, 167, 187, 189 | | extrapolated, 113 | conductance, 86, 89, 90, 199, 201 | | widening, 156, 133, 157, 158, 160, 161 | region, 14, 51, 81, 198, 218, 219, 222, 223, 231 | | Bode theorem, 106–107, 92, 274 <i>n</i> | Channel length modulation, 48, 50, 52–54, 167, | | Boltzmann constant, 10, 87 | 186–188, 208 | | | Charge | | Capacitance | elementary, 10, 189, 227 | | gate oxide, 17, 214 | fixed, 10, 11, 15–17, 150, 151, 155, 187 | | silicon, 18, 19, 224 | inversion, 4, 10, 11, 20, 21, 24, 30, 65, 87, 96, | | gate, 13, 18, 19, 30, 73, 233 | 143, 146, 171–176, 206, 211 | | depletion, 19, 30 | total, 11, 13, 17, 21, 27, 144 | | intrinsic, 70, 72, 73, 75, 233 | concentration, 13, 14, 33, 187 | | overlap, 214, 220, 221, 222, 223, 232, 233 | depletion, 11, 12, 15, 17, 21, 23, 26, 30, 47, 49, | | junction, 54, 214, 224–226, 232, 244, 249, 288 | 97, 134, 138, 157, 224 | | fringing-field, 220, 221, 222, 233, | specific, 13, 24, 32, 117, 133, 154, 161 | | bottom-wall, 220, 226 | Charge density, 11 | | side-wall, 226 | depletion, 11, 12, 15, 17, 19, 21, 26, 30, 47, 97, | | Capacitor | 134, 138, 157, 224 | | overlap, 10, 66, 77 | in silicon, 23, 27, 189 | | Carrier | inversion, 20, 21, 25, 30, 65, 87, 96, 143, 148, | | fluctuations, 96, 100 | 172–176, 192, 211 | | heating, 167, 205–209, 211, 285 | specific, 13, 24, 32, 117, 133, 154, 159, 161 | | Cascode configuration, 226 | fixed, 11, 17, 150, 151, 155, 187 | Charge-Based MOS Transistor Modeling: The EKV Model for Low-Power and RF IC Design $\,$ C. Enz and E. Vittoz $\,$ © 2006 John Wiley & Sons, Ltd. ### 300 INDEX | Charge sheet approximation, 13, 20, 21, 23, 33, 158 | in strong inversion, 13, 18, 19, 31, 41, 52, 58, 63, 75, 95, 102 | |---------------------------------------------------------------------------------------------|------------------------------------------------------------------| | Charge-potential linearization, 23–32<br>Common-source amplifier, 233, 261, 282,<br>286–288 | in weak inversion, 17, 26, 36, 43, 52, 64, 74, 89, 105, 118 | | Concentration | Ebers-Moll model, 3, 46 | | hole, 14 | Einstein relation, 202 | | intrinsic carrier, 14, 112, 113 | Electric field | | electron, 14, 20, 158, 187 | longitudinal, 33, 205 | | doping, 14, 47, 51, 60, 114, 138, 142, 147, 149, | effective, 134, 156, 171, 186 | | 159, 160, 223 | vertical, 15, 134, 135 | | Concentric transistor, 54 | Energy band gap of silicon, 112 | | Conductance | Equilibirum, 10 | | drain-to-source, 60, 89 | Extrinsic | | specific, 57, 119, 154, 219 | part, 9, 131, 213, 222, 231, 257 | | Critical field, 91, 167–169, 171, 180 | noise sources, 227, 228 | | Current | 110130 3041003, 227, 220 | | drain, 10, 33, 168, 171–174, 179, 182, 184, | Fast surface state, 11 | | 191, 194, 203, 217, 225, 274, 282 | Figure of merit, 64, 90, 105, 232, 236–238 | | forward, 35, 48, 56, 63, 133, 163, 164 | Flat-band condition, 17, 114, 150, 221 | | gate leakage, 106, 133, 161–166, 223 | Flicker noise, 81, 86, 96–106, 226, 227 | | reverse, 35, 37, 39, 42, 56, 58, 62, 133, | corner frequency, 96 | | 135–137, 224 | Fluctuations | | specific, 37, 40, 52, 65, 118, 154, 161 | mobility, 96, 101, 104–106 | | drift, 10, 33, 34 | carrier, 96 | | diffusion, 10, 33, 34, 49, 54, 89, 166, 171, 172, | resistance, 103 | | 213, 215, 223, 246 | of width, 126 | | tunneling, 220, 227 | of length, 126 | | generation, 223, 224 | or length, 120 | | gain, 83, 232, 233, 234, 237 | Gate | | guiii, 63, 232, 233, 231, 231 | capacitance, 13, 18–20 | | Debye length, 15 | doping, 114, 115 | | Depletion Depletion | leakage current, 133, 161, 163, 223 | | thickness, 19, 189 | modulation factor, 149 | | capacitance, 17, 19, 30 | oxide capacitance, 17 | | Dielectric constant of silicon, 14 | overhead voltage, 41 | | Differential pair, 122, 129 | Gate-drain noise correlation factor, 278 | | Diffusivity, 202 | Gauss' law, 16, 17, 134, 186, 189 | | Doping | Geometrical effects, 53, 54 | | concentration, 7, 9, 13, 14, 16, 47, 51, 60, 114, | Grading coefficient, 225 | | 118, 138, 142–147, 159, 223 | Gradual channel approximation, 14, 16, 17, 167, | | ratio, 141, 143, 145–148 | 187, 189 | | Drain, 3, 4, 7, 9, 10 | 107, 107 | | induced barrier lowering (DIBL), 167, | Harmonic distortion, 216 | | 189–197 | High injection, 223 | | voltage, 3, 7, 10, 207, 208, 210 | Hooge | | Drain current, 10, 11, 25, 33, 40–46, 55, 60, | model, 101, 102 | | 65, 83, 85, 88, 100–104, 127, 133, 154, | parameter, 101, 105 | | 171 | parameter, 101, 103 | | alternative models of, 36, 43, 45, 194 | Impedance field method, 83 | | general expression, 37, 42, 46, 55, 59 | Induced gate noise, 83, 262, 273, 281, 282 | | general expression, 51, 72, 70, 55, 57 | Induced gute noise, 05, 202, 275, 201, 202 | | Induced substrate noise, 271 | Noise | |----------------------------------------------------|------------------------------------------------| | Intrinsic | factor, 238, 265 | | part, 9, 10, 66, 77, 81, 213 | figure, 238 | | capacitances, 73-74, 249, 275 | matching, 238, 267, 285 | | channel time constant, 65, 275 | parameters, 91, 261, 285, 286, 290 | | nodes, 216 | Nonquasi-static | | Inversion charge density | small-signal circuit, 67, 82, 93, 94, 229, 249 | | in weak inversion, 26 | operation, 65, 249, 257 | | in strong inversion, 26 | large-signal operation, 77-79, 249 | | at the drain, 38, 78 | Normalization | | at the source, 38 | frequency, 68, 70, 72 | | Inversion coefficient (or factor), 40–44, 53 | bias, 70, 72 | | | Normalized | | Langevin, 83 | drain current, 37, 88, 154, 194 | | method, 82, 83 | inversion charge density, 24, 38, 65 | | noise source, 83 | inversion charge density at the drain, 38, 57, | | Lateral bipolar transistor, 12 | 173 | | Linear mode, 36, 40, 42, 52, 59 | inversion charge density at the source, 38, 57 | | Low-noise amplifiers, 218, 257 | 173 | | • | voltages, 24, 41 | | Matching, 120–129 | pinch-off voltage, 24, 43, 67, 73, 135, 156 | | Maximum available gain, 236 | forward current, 37, 63 | | Maximum frequency of oscillation, 236 | reverse current, 37, 135–137 | | Microscopic noise source, 84 | intrinsic capacitances, 73, 74 | | Minimum noise figure, 231, 238, 239, 261, 266, | transconductances, 57, 181, 182 | | 287 | transcapacitances, 75, 76 | | Mismatch, 111, 120, 122, 123, 129 | Nyquist theorem, 106–107, 274 | | of drain current, 122, 127 | | | of gate voltage, 122, 124 | Operating point, 56, 68, 81, 90, 168 | | systematic, 124 | Optimum source admittance, 261, 267 | | random, 125–128 | Overlap region, 216, 221, 223 | | Mobility, 33 | Oxide | | effective, 168–171 | charge in, 11 | | fluctuations, 101, 106 | field, 11 | | nonuniform, 138 | thickness, 9, 10 | | reduction due to the vertical field, 133, 205, 209 | gate, 9 | | temperature variation, 113–115 | | | low field, 133 | Physical parameters, 111, 112, 115, 120 | | field dependent, 133, 172, 203 | spatial fluctuations of, 120 | | differential, 168, 200, 202 | statistical fluctuations, 125 | | cord, 168, 203–206 | Pinch-off | | Mode of operation | potential, 22, 25, 145, 147, 159 | | linear, 36, 42 | voltage, 25, 209–211 | | triode, 36 | Poisson | | nonsaturation, 36 | distribution, 128 | | weak inversion, 36 | equation, 14, 51 | | strong inversion, 36 | Potential | | subthreshold, 37, 43 | barrier, 51, 89, 190, 194 | | blocked, 37 | electrostatic, 11, 49, 50 | | bipolar, 37 | surface, 11, 14, 17, 52, 97 | | Moderate inversion, 37, 41, 64, 102, 105 | extraction, 11, 114, 115 | ### 302 INDEX | Potential ( <i>Cont.</i> )<br>Fermi, 14, 34, 113, 114 | Strong inversion, 17, 232–234, 239, 252 charge approximation, 20, 21, 27, 155 | |-------------------------------------------------------|-------------------------------------------------------------------------------| | pinch-off, 22, 25, 145, 147, 159 | current approximation, 41, 194 | | Power spectral density (PSD), 81 | Substrate modulation factor, 21, 116, 140, 159 | | of drain current, 87 | Substrate network, 214, 242–247, 249 | | Pseudo-resistor, 33, 49, 165 | Subthreshold mode, 37 | | | Surface | | Quad configuations, 125 | electric field, 11, 47, 49, 144 | | Quasi-Fermi potential, 10, 14, 34 | potential, 11, 17, 21, 23, 38, 52, 189 | | Quasi-static | Symmetry, 46, 68 | | frequency, 65, 66, 275 | source and drain, 9, 56 | | time constant, 65, 75, 92, 275 | | | small-signal circuit, 76, 92, 249 | Temperature | | | absolute, 10, 87, 112 | | Random fluctuations | effects on transistor, 111–120 | | of carrier velocity, 81, 83 | noise, 202 | | of carrier density, 81 | carrier, 202 | | Resistance | lattice, 203, 205 | | access, 213, 215, 216–219, 247 | Temperature coefficient of | | gate, 14, 213, 217, 247, 252 | Fermi voltage, 114 | | source, 213, 215, 287 | extraction voltage, 115 | | drain, 102, 213, 215, 217, 226 | threshold voltage, 117 | | substrate, 214, 226, 243–246 | inversion charge, 117, 120 | | salicide, 215 | specific current, 118 | | via, 215, 218 | transconductances, 119 | | contact, 215 | Thermal noise | | contact, 213 | conductance at the drain, 87, 203 | | Sample-and-hold, 92 | excess factor, 89, 90–91, 93–95, 206–212 | | Saturation Saturation | parameter, 81, 89, 90–92, 206–212 | | forward, 36, 40, 42, 54, 60, 70 | voltage variance, 95 | | reverse, 36, 53, 60, 70, 71 | short-channel, 197–212 | | Saturation mode, 36, 40 | Threshold | | forward, 36, 40, 42, 54, 60, 70 | function, 13, 21, 22, 27, 29, 116, 138, 140, 142, | | reverse, 36, 53, 60, 70, 71 | 150 | | Saturation voltage, 36, 42, 66, 173 | voltage (at equilibrium), 28 | | Scattering | Threshold function, 21 | | mechanisms, 96, 115, 134 | Transadmittance | | due to acoustic phonon, 115 | drain, 66–68 | | due to ionized impurities, 115 | source, 66–68 | | Short-channel effects, 48, 131, 167–212 | gate, 66–68 | | Silicon dioxide, 9, 161 | Transcapacitances | | Slope factor, 21, 23, 25, 162 | gate, 75 | | charge, 153, 162 | drain, 74 | | evaluation of, 29–31 | source, 74 | | voltage, 152 | Transconductance | | Source-drain extension, 215 | bulk, 288 | | Space charge regions, 51 | | | | drain, 56–60, 62, 136, 154 | | Spacer, 216, 220<br>Spatial correlation, 109, 125 | gate, 56, 197, 234, 288 | | Specific conductance, 57, 119, 154, 219 | source, 56, 60, 154, 183, 201, 234<br>effective, 216 | | Step profile, 141–144, 148, 225 | intrinsic, 216 | | 5tep profite, 141–144, 140, 223 | munisic, 210 | Y-parameters, 234, 237, 243, 249, 251, 252, 253, 255, 261, 263, 265, 273 | Transconductance-to-current ratio, 62, 183 | Velocity-field models, 169–171 | |------------------------------------------------|----------------------------------------------------| | Transducer gain, 237 | Voltage | | Transfer parameter, 34, 40, 118, 121 | channel length modulation, 60 | | Transistor | drain, 10, 33, 35, 36, 38, 42, 56, 60, 170, 171 | | bipolar, 12, 37, 45, 229 | gain, 61, 64, 167, 197, 198 | | extrinsic part, 9, 131, 213, 214, 227, 231 | gate, 10, 17, 18, 23, 25, 27, 32, 35, 40, 50, 143, | | intrinsic part, 9, 61, 66, 213, 214 | 150, 153 | | schematic cross section, 10 | pinch-off, 3, 25, 32, 35, 36, 43, 135, 180, 211 | | symbols, 12 | intrinsic, 216 | | Transit frequency, 55, 66, 232, 233, 234, 235, | saturation, 37, 44 | | 239, 268, 287 | source, 10 | | peak, 234 | thermodynamic, 10, 83 | | Transit time, 239, 240 | channel, 9, 14, 19, 23, 25, 26, 77, 83, 116 | | total, 239 | flat-band, 17, 49, 50, 52, 114, 221 | | of intrinsic part, 239 | band gap, 112 | | of extrinsic part, 239 | extrapolated band gap, 113 | | Trapping, 96, 98, 100 | avalanche breakdown, 224 | | Tunneling, 98 | | | | Weak inversion, 17, 18, 20, 26, 30, 36, 39 | | Unilateral power gain, 236, 237 | current approximation, 43-45 | | Unity gain transit frequency, 233 | Well | | | perimeter, 226 | | Velocity | area, 226 | Saturation, 86, 167, 168, 171, 177, 232, 235 saturation region, 186, 187 drift, 167, 168, 173