

# جامعة الزيتونة الأردنية Al-Zaytoonah University of Jordan كلية العلوم وتكنولوجيا المعلومات Faculty of Science and Information Technology



" عراقة وجودة" "Tradition and Quality"

| Study plan<br>No. | 2021/2022                                                                         | University Specialization                                     | Computer Science                                             |  |
|-------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|--|
| Course No.        | 0102731                                                                           | Course name                                                   | Advanced Computer<br>Architecture                            |  |
| Credit<br>Hours   | 3 hours                                                                           | Prerequisite Co-requisite                                     |                                                              |  |
| Course<br>type    | □MANDATORY<br>UNIVERSITY<br>REQUIREMEN□UNIVERSITY<br>ELECTIVE<br>REQUIREMEN<br>TS | ✓ FACULTY□SupportMANDATORYcourseREQUIREMEfamilyNTrequirements | ☐ Mandator ☐ Elective<br>y requirem<br>requireme ents<br>nts |  |
| Teaching<br>style | □ Full online learning                                                            | □ Blended learning                                            | ☑ Traditional learning                                       |  |
| Teaching<br>model | □ 2 Synchronous: 1asynchronous                                                    | □ 2 face to face : 1synchronous                               | ☑ 3 Traditional                                              |  |

Faculty member and study divisions' information (to be filled in each semester by the subject instructor)

| Name                              | Academic rank | Office No. | Phone No. E-mail   |                   | nail              |
|-----------------------------------|---------------|------------|--------------------|-------------------|-------------------|
| To be filled by the               |               |            |                    |                   |                   |
| Instructor                        |               |            |                    |                   |                   |
|                                   |               |            |                    |                   |                   |
| Division number                   | Time          | Place      | Number of students | Teaching<br>style | Approved<br>model |
| To be filled by the<br>instructor |               |            |                    |                   |                   |
|                                   |               |            |                    |                   |                   |
|                                   |               |            |                    |                   |                   |

### **Brief description**

Computer architecture is concerned with computer design, organization, operating systems, Networks, and many other materials. This course introduces the following topics: **Computer architecture and organization**, **Bus system and control unit**, **Instruction cycle**, **Addressing architectures**, **CISC & RISC computers**, **Modes of transfer**, **Micro-programmed control**, **Pipeline and vector processing**, **Memory organization**, **Multiprocessors**.

#### Learning resources

| Course book information        | William Stallings, "Computer Organization and architecture", 10th ed., |                                 |                        |               |  |
|--------------------------------|------------------------------------------------------------------------|---------------------------------|------------------------|---------------|--|
| (Title, author, date of issue, | Prentice-hall, 2016.                                                   |                                 |                        |               |  |
| publisher etc)                 |                                                                        |                                 |                        |               |  |
| Supportive learning resources  | 1 David Harris and S                                                   | arah Harris, " <b>Digital c</b> | lesign and computer ar | rchitecture", |  |
| (Books, databases,             | 2nd ed., Morgan Ka                                                     | ufmann, 2012.                   |                        |               |  |
| periodicals, software,         | 2 John L. and David A., 'Computer Architecture", 5th ed, Morgan        |                                 |                        |               |  |
| applications, others)          | Kaufmann, 2011.                                                        |                                 |                        |               |  |
|                                | 3 Linda Null and Julia Lobur, "Essentials of Computer Organization and |                                 |                        |               |  |
|                                | Architecture", 3rd ed, Jones & Bartlett Learning, 2010.                |                                 |                        |               |  |
|                                | 4. Morris .M .Mano, Charles R. Kime," Logic and Computer Design        |                                 |                        |               |  |
|                                | Fundamentals", 4th ed., Prentice-hall, 2008.                           |                                 |                        |               |  |
| Supporting websites            | https://elearning.zuj.edu.jo/                                          |                                 |                        |               |  |
| The physical environment for   | ✓ Class room                                                           | □ labs                          | □ Virtual              | □ Others      |  |
| teaching                       |                                                                        |                                 | educational            |               |  |
|                                |                                                                        |                                 | platform               |               |  |
| Necessary equipment and        |                                                                        |                                 |                        |               |  |



جامعة الزيتونة الأردنية Al-Zaytoonah University of Jordan كلية العلوم وتكنولوجيا المعلومات Faculty of Science and Information Technology



" عراقة وجودة" "Tradition and Quality"

| QF01/0408-4.0E         | Cou | rse Plan for Master program - Study Plan Development and Updating Procedures/<br>Computer Science Department |
|------------------------|-----|--------------------------------------------------------------------------------------------------------------|
| software               |     |                                                                                                              |
| Supporting people with |     |                                                                                                              |
| special needs          |     |                                                                                                              |
| For technical support  |     |                                                                                                              |

### Course learning outcomes (S = Skills, C= Competences K= Knowledge,)

| No. | Course learning outcomes                                                                              | The associated program |  |
|-----|-------------------------------------------------------------------------------------------------------|------------------------|--|
|     |                                                                                                       | learning output code   |  |
|     | Knowledge                                                                                             |                        |  |
| K1  | Learning about computer architecture and organization.                                                | MK2                    |  |
| K2  | Recognizing addressing architectures, CISC & RISC computers, modes of transfer.                       | MK2                    |  |
| K3  | Understanding micro-programmed control, parallel processing, and pipelining.                          | MK2                    |  |
| K4  | Providing knowledge of memory organization and multiprocessors.                                       | MK2                    |  |
|     | Skills                                                                                                |                        |  |
| S1  | Define the computer instruction code.<br>Explain the basic computer organization                      | MS4                    |  |
| S2  | Understand instruction formats and addressing modes.<br>Know the characteristics of CISC & RISC CPUs. | MS4                    |  |
| S3  | Use microprogramming for control purpose.<br>Understand parallel processing and pipelining.           | MS4                    |  |
| S4  | Understand the organization of internal memory.<br>Know the characteristics of multiprocessors.       | MS4                    |  |
|     | Competences                                                                                           |                        |  |
| C1  | The ability to construct the control unit and control signals.                                        | MC2                    |  |
| C2  | The ability to understand the interrupt I / O, and DMA.                                               | MC2                    |  |
| C3  | The ability to use microprogramming for control purpose.                                              | MC3                    |  |
| C4  | The ability to understand the characteristics of multiprocessors.                                     | MC2                    |  |

#### Mechanisms for direct evaluation of learning outcomes

| Type of assessment /<br>learning style | Fully electronic<br>learning | Blended learning | Traditional<br>Learning<br>(Theory Learning) | Traditional<br>Learning (Practical<br>Learning) |
|----------------------------------------|------------------------------|------------------|----------------------------------------------|-------------------------------------------------|
| First exam                             | 0                            | 0                | %20                                          | 0                                               |
| Second / midterm<br>exam               | %30                          | %30              | %20                                          | 30%                                             |
| Participation / practical applications | 0                            | 0                | %10                                          | 30%                                             |
| Asynchronous interactive activities    | %30                          | %30              | 0                                            | 0                                               |
| final exam                             | %40                          | %40              | %50                                          | 40%                                             |

**Note:** Asynchronous interactive activities are activities, tasks, projects, assignments, research, studies, projects, and work within student groups ... etc, which the student carries out on his own, through the virtual platform without a direct encounter with the subject teacher.

## Schedule of simultaneous / face-to-face encounters and their topics

| Week | Subject                                 | learning style* | Reference ** |  |
|------|-----------------------------------------|-----------------|--------------|--|
| 1    | Computer architecture and organization. | Lectures        |              |  |
|      | Instruction code.                       |                 | 380-420      |  |
|      | Stored program organization.            |                 |              |  |
| 2    | Bus system and Control unit.            | Lectures        | 458 400      |  |
|      | Common bus system.                      |                 | 438- 499     |  |



# جامعة الزيتونية الأردنية Al-Zaytoonah University of Jordan كلية العلوم وتكنولوجيا المعلومات **Faculty of Science and Information** Technology



" عراقة وجودة" "Tradition and Quality"

| OF01/0408-4.0E Course Pla |                                  | Course Plan for Master program          | m - Study Plan Deve | lopment and Updating Procedures/ |
|---------------------------|----------------------------------|-----------------------------------------|---------------------|----------------------------------|
| <b>x</b> 0 = 1 0          |                                  | Cor                                     | nputer Science Depa | rtment                           |
|                           | Timing a                         | nd control.                             |                     |                                  |
| 3                         | Control signals.                 |                                         | Lectures            |                                  |
|                           | Instruct                         | ion cycle.                              |                     | 501-524                          |
|                           | Computer                         | r instructions.                         |                     |                                  |
| 4                         | Fetch the                        | instruction.                            | Lectures            |                                  |
|                           | Decode the                       | ne instruction.                         |                     |                                  |
|                           | Determin                         | e the type and execute the instruction. |                     |                                  |
| 5                         | Addressi                         | ng architectures.                       | Lectures            | 554-571                          |
|                           | Instructio                       | n formats.                              |                     | 557-571                          |
|                           | Addressir                        | ng modes.                               |                     |                                  |
| 6                         | CISC &                           | RISC computers.                         | Lectures            | 573- 587                         |
|                           | Character                        | istics of CISC & RISC CPUs              |                     | 515 561                          |
|                           | First Exa                        | m <b>.</b>                              |                     |                                  |
| 7                         | Modes of                         | f transfer.                             | Lectures            | 597-627                          |
|                           | Computer                         | r 1 / O.                                |                     |                                  |
| -                         | I / O bus                        | and interface unit.                     |                     |                                  |
| 8                         | Programm                         | ned $I/O$ .                             | Lectures            |                                  |
|                           | Interrupt I / O.                 |                                         |                     |                                  |
| 0                         | DMA.                             |                                         | T t                 |                                  |
| 9                         | Micro-pr                         | ogrammed control.                       | Lectures            | 620,640                          |
|                           | Address sequencing               |                                         |                     | 630-649                          |
| 10                        | Address s                        | sequencing.                             | Lasturas            |                                  |
| 10                        | Design of                        | Secontrol unit                          | Lectures            | 655-670                          |
|                           | Design of<br>Dinalina            | and vector processing                   |                     |                                  |
| 11                        | Dorollol n                       | rocossing                               | Locturos            |                                  |
| 11                        | Pipelining                       | a                                       | Lectures            |                                  |
|                           | Instructio                       | n pipeline                              |                     |                                  |
| 12                        | RISC nin                         | eline                                   | Lectures            |                                  |
| 12                        | Vector pr                        | ocessing                                | Loctures            |                                  |
|                           | Second E                         | xam.                                    |                     |                                  |
| 13                        | Memory                           | organization.                           | Lectures            |                                  |
|                           | Organization of internal memory. |                                         |                     | 672-691                          |
|                           | Cache me                         | emory.                                  |                     |                                  |
| 14                        | Virtual m                        | ual memory.                             |                     | (07.71 <i>5</i>                  |
|                           | Memory management.               |                                         |                     | 697-715                          |
|                           | Multiprocessors.                 |                                         |                     |                                  |
| 15                        | Character                        | istics of multiprocessors.              | Lectures            |                                  |
|                           | Interconnection structures.      |                                         |                     |                                  |
|                           | General p                        | roblems and applications.               |                     |                                  |
| 16                        | Final Exam                       |                                         |                     |                                  |

\* Learning styles: Lecture, flipped learning, learning through projects, learning through problem solving, participatory learning ... etc. \*\* Reference: Pages in a book, database, recorded lecture, content on the e-learning platform, video, website ... etc.